MB9A110K Series 32-Bit ARM ${ }^{\oplus}$ Cortex ${ }^{\oplus}$-M3 FM3 Microcontroller

The MB9A110K Series are a highly integrated 32-bit microcontrollers dedicated for embedded controllers with high-performance and low cost.

These series are based on the $A R M{ }^{\circledR}$ Cortex ${ }^{\circledR}-\mathrm{M} 3$ Processor with on-chip Flash memory and SRAM, and has peripheral functions such as Motor Control Timers, ADCs and Communication Interfaces (UART, CSIO, I ${ }^{2} \mathrm{C}, \mathrm{LIN}$ ).
The products which are described in this datasheet are placed into TYPE5 product categories in "FM3 Family Peripheral Manual".

## Features

## 32-bit ARM ${ }^{\circledR}$ Cortex ${ }^{\circledR}$-M3 Core

■Processor version: r2p1
■Up to 40 MHz Frequency Operation
■ Integrated Nested Vectored Interrupt Controller (NVIC): 1 NMI (non-maskable interrupt) and 48 peripheral interrupts and 16 priority levels

■24-bit System timer (Sys Tick) : System timer for OS task management

## On-chip Memories

## [Flash memory]

This Series are based on two independent on-chip Flash memories.
-MainFlash

- Up to 128 KB
$\square$ Read cycle: 0 wait-cycle
$\square$ Security function for code protection
■WorkFlash
- 32 KB
- Read cycle: 0 wait-cycle
$\square$ Security function is shared with code protection


## [SRAM]

This Series contain a total of up to 16 KB on-chip SRAM. This is composed of two independent SRAM (SRAM0, SRAM1). SRAM0 is connected to I-code bus and D-code bus of Cortex-M3 core. SRAM1 is connected to System bus.

■SRAMO: 8 KB
■SRAM1: 8 KB

## Multi-function Serial Interface (Max 4 channels)

■ 2 channels with 16 -steps $\times 9$-bits FIFO (ch. 0, ch.1),
2 channels without FIFO (ch.3, ch.5)
■Operation mode is selectable from the followings for each channel.
(In ch.5, only UART and LIN are available.)
-UART
$\square$ CSIO
-LIN
$\square{ }^{2} \mathrm{C}$
[UART]
■Full-duplex double buffer
■Selection with or without parity supported
■Built-in dedicated baud rate generator
■External clock available as a serial clock
■Hardware Flow control: Automatically control the transmission by CTS/RTS (only ch.4)

■Various error detect functions available (parity errors, framing errors, and overrun errors)
[CSIO]
■Full-duplex double buffer
■Built-in dedicated baud rate generator
■Overrun error detect function available

MB9A110K Series

## [LIN]

■LIN protocol Rev.2.1 supported
■Full-duplex double buffer
■Master/Slave mode supported
■LIN break field generate (can be changed 13 to 16-bit length)
■LIN break delimiter generate (can be changed 1 to 4 -bit length)
■ Various error detect functions available (parity errors, framing errors, and overrun errors)
[ ${ }^{2} \mathrm{C}$ ]
Standard mode (Max 100 kbps) / Fast-mode (Max 400 kbps) supported

## DMA Controller (4 channels)

DMA Controller has an independent bus for CPU, so CPU and DMA Controller can process simultaneously.

■ independently configured and operated channels
-Transfer can be started by software or request from the built-in peripherals

■Transfer address area: 32-bit (4 GB)
■Transfer mode: Block transfer/Burst transfer/Demand transfer

■Transfer data type: byte/half-word/word
-Transfer block count: 1 to 16
■ Number of transfers: 1 to 65536

## A/D Converter (Max 8 channels)

[12-bit A/D Converter]
■Successive Approximation Register type
■ Built-in 2 unit
■Conversion time: 1.0 s @ 5 V
■Priority conversion available (priority at 2 levels)
■ Scanning conversion mode
-Built-in FIFO for conversion data storage (for SCAN conversion: 16 steps, for Priority conversion: 4 steps)

## Base Timer (Max 8 channels)

Operation mode is selectable from the followings for each channel.

■16-bit PWM timer
■16-bit PPG timer
■16/32-bit reload timer
■16/32-bit PWC timer

## General Purpose I/O Port

This series can use its pins as General Purpose I/O ports when they are not used for external bus or peripherals. Moreover, the port relocate function is built in. It can set which I/O port the peripheral function can be allocated.

■Capable of pull-up control per pin
■Capable of reading pin level directly
■Built-in the port relocate function
■Up 36 fast General Purpose I/O Ports
-Some pin is 5 V tolerant I/O.
See "Pin Description" to confirm the corresponding pins.

## Multi-function Timer

The Multi-function timer is composed of the following blocks.
$\square 16$-bit free-run timer $\times 3 \mathrm{ch}$.
■ Input capture $\times 4 \mathrm{ch}$.
© Output compare $\times 6 \mathrm{ch}$.
■A/D activating compare $\times 3 \mathrm{ch}$.
■Waveform generator $\times$ 3ch.

- 16 -bit PPG timer $\times$ 3ch

The following function can be used to achieve the motor control.

- PWM signal output function

■DC chopper waveform output function
-Dead time function
■ Input capture function
-A/D convertor activate function
■DTIF (Motor emergency stop) interrupt function

## Real-time clock (RTC)

The Real-time clock can count
Year/Month/Day/Hour/Minute/Second/A day of the week from 01 to 99.

> Interrupt function with specifying date and time (Year/Month/Day/Hour/Minute/Second/A day of the week.) is available. This function is also available by specifying only Year, Month, Day, Hour or Minute.
> Timer interrupt function after set time or each set time.
> Capable of rewriting the time with continuing the time count.
> Leap year automatic count is available.

MB9A110K Series

## Quadrature Position/Revolution Counter (QPRC)

The Quadrature Position/Revolution Counter (QPRC) is used to measure the position of the position encoder. Moreover, it is possible to use up/down counter
-The detection edge of the three external event input pins AIN, BIN and ZIN is configurable.

■16-bit position counter
■16-bit revolution counter
■Two 16-bit compare registers

## Dual Timer (32/16-bit Down Counter)

The Dual Timer consists of two programmable 32/16-bit down counters.
Operation mode is selectable from the followings for each channel.

■ Free-running
■Periodic (=Reload)
■One-shot

## Watch Counter

The Watch counter is used for wake up from Low Power Consumption mode.
Interval timer: up to 64s (Max) @ Sub Clock: 32.768 kHz

## External Interrupt Controller Unit

■Up to 6 external interrupt input pin
■Include one non-maskable interrupt (NMI)

## Watchdog Timer (2 channels)

A watchdog timer can generate interrupts or a reset when a time-out value is reached.

This series consists of two different watchdogs, a "Hardware" watchdog and a "Software" watchdog.
"Hardware" watchdog timer is clocked by low-speed internal CR oscillator. Therefore, "Hardware" watchdog is active in any power saving mode except RTC and STOP and Deep stand-by RTC and Deep stand-by STOP.

CRC (Cyclic Redundancy Check) Accelerator
The CRC accelerator helps a verify data transmission or storage integrity.
CCITT CRC16 and IEEE-802.3 CRC32 are supported.
■CCITT CRC16 Generator Polynomial: 0x1021
■IEEE-802.3 CRC32 Generator Polynomial: 0x04C11DB7

## Clock and Reset

## [Clocks]

Five clock sources (2 external oscillators, 2 internal CR oscillator, and Main PLL) that are dynamically selectable

■Main Clock : 4 MHz to 48 MHz
■Sub Clock : 32.768 kHz
■High-speed internal CR Clock : 4 MHz
■ Low-speed internal CR Clock : 100 kHz
Main PLL Clock

## [Resets]

■ Reset requests from INITX pin
Power on reset

- Software reset
-Watchdog timers reset
■ Low-voltage detector reset
■Clock supervisor reset


## Clock Super Visor (CSV)

Clocks generated by internal CR oscillators are used to supervise abnormality of the external clocks.

External OSC clock failure (clock stop) is detected, reset is asserted.

■External OSC frequency anomaly is detected, interrupt or reset is asserted.

## Low-Voltage Detector (LVD)

This Series include 2-stage monitoring of voltage on the VCC pins. When the voltage falls below the voltage has been set, Low-Voltage Detector generates an interrupt or reset.

■LVD1: error reporting via interrupt
■LVD2: auto-reset operation

## Low Power Consumption Mode

Six Low Power Consumption modes supported.
■SLEEP
-TIMER
■RTC
■STOP
■ Deep stand-by RTC
■Deep stand-by STOP

## Debug

Serial Wire JTAG Debug Port (SWJ-DP)

## Power Supply

Wide range voltage: VCC $=2.7 \mathrm{~V}$ to 5.5 V

## Contents

1. Product Lineup ..... 6
2. Packages ..... 7
3. Pin Assignment ..... 8
4. List of Pin Functions ..... 11
5. I/O Circuit Type. ..... 21
6. Handling Precautions ..... 26
6.1 Precautions for Product Design ..... 26
6.2 Precautions for Package Mounting ..... 27
6.3 Precautions for Use Environment ..... 28
7. Handling Devices ..... 29
8. Block Diagram ..... 31
9. Memory Size ..... 31
10. Memory Map ..... 32
11. Pin Status in Each CPU State ..... 35
12. Electrical Characteristics ..... 40
12.1 Absolute Maximum Ratings ..... 40
12.2 Recommended Operating Conditions. ..... 42
12.3 DC Characteristics ..... 43
12.3.1 Current Rating ..... 43
12.3.2 Pin Characteristics ..... 46
12.4 AC Characteristics ..... 47
12.4.1 Main Clock Input Characteristics ..... 47
12.4.2 Sub Clock Input Characteristics ..... 48
12.4.3 Internal CR Oscillation Characteristics ..... 48
12.4.4 Operating Conditions of Main PLL (In the case of using main clock for input of PLL) ..... 49
12.4.5 Operating Conditions of Main PLL (In the case of using high-speed internal CR) ..... 49
12.4.6 Reset Input Characteristics ..... 50
12.4.7 Power-on Reset Timing. ..... 50
12.4.8 Base Timer Input Timing ..... 51
12.4.9 CSIO/UART Timing ..... 52
12.4.10 External Input Timing ..... 60
12.4.11 Quadrature Position/Revolution Counter timing ..... 61
12.4.12 ${ }^{1}{ }^{2} \mathrm{C}$ Timing ..... 63
12.4.13 JTAG Timing ..... 64
12.5 12-bit A/D Converter ..... 65
12.6 Low-Voltage Detection Characteristics ..... 68
12.6.1 Low-Voltage Detection Reset ..... 68
12.6.2 Interrupt of Low-voltage Detection ..... 68
12.7 MainFlash Memory Write/Erase Characteristics. ..... 69
12.7.1 Write / Erase time ..... 69
12.7.2 Erase/write cycles and data hold time. ..... 69
12.8 WorkFlash Memory Write/Erase Characteristics ..... 69
12.8.1 Write / Erase time ..... 69
12.8.2 Erase/write cycles and data hold time ..... 69
12.9 Return Time from Low-Power Consumption Mode. ..... 70
12.9.1 Return Factor: Interrupt/WKUP ..... 70

MB9A110K Series
12.9.2 Return Factor: Reset ..... 72
13. Ordering Information ..... 74
14. Package Dimensions ..... 75
15. Major Changes ..... 78
Document History ..... 80

MB9A110K Series
Embedded in Tomorrow ${ }^{2}$

## 1. Product Lineup

Memory Size

| Product name |  | MB9AF111K | MB9AF112K |
| :--- | :--- | :--- | :--- |
| On-chip <br> Flash memory | MainFlash | 64 KB | 128 KB |
|  | WorkFlash | 32 KB | 32 KB |
|  | SRAM0 | 8 KB | 8 KB |
|  | SRAM1 | 8 KB | 8 KB |
|  | Total | 16 KB | 16 KB |

## Function



Note: All signals of the peripheral function in each product cannot be allocated by limiting the pins of package. It is necessary to use the port relocate function of the General I/O port according to your function use. See "12. Electrical Characteristics 12.4. AC Characteristics 12.4.3. Internal CR Oscillation Characteristics" for accuracy of built-in CR.

MB9A110K Series
Embedded in Tomorrow

## 2. Packages

$\left.\begin{array}{|l|l|}\hline \text { Package } & \text { Product name } \\ & \\ \hline \text { MB9AF111K } \\ \text { MB9AF112K }\end{array}\right]$

O: Supported

Note: See "14. Package Dimensions" for detailed information on each package.

## 3. Pin Assignment

## FPT-48P-M49



## Note:

The number after the underscore ("_") in pin names such as XXX_1 and XXX_2 indicates the relocated port number. For these pins, there are multiple pins that provide the same function for the same channel. Use the extended port function register (EPFR) to select the pin.

MB9A110K Series
Embedded in Tomorrow*

## LCC-48P-M73

(TOP VIEW)


## Note:

The number after the underscore ("_") in pin names such as XXX_1 and XXX_2 indicates the relocated port number. For these pins, there are multiple pins that provide the same function for the same channel. Use the extended port function register (EPFR) to select the pin.

MB9A110K Series
Embedded in Tomorrow*

FPT-52P-M02
(TOP VIEW)


## Note:

The number after the underscore ("_") in pin names such as XXX_1 and XXX_2 indicates the relocated port number. For these pins, there are multiple pins that provide the same function for the same channel. Use the extended port function register (EPFR) to select the pin.

## 4. List of Pin Functions

## List of pin numbers

The number after the underscore ( ${ }^{\prime} \_$") in pin names such as XXX_1 and XXX_2 indicates the relocated port number. For these pins, there are multiple pins that provide the same function for the same channel. Use the extended port function register (EPFR) to select the pin.

| Pin No |  | Pin Name | I/O circuit type | Pin state type |
| :---: | :---: | :---: | :---: | :---: |
| $\begin{gathered} \text { LQFP-48 } \\ \text { QFN-48 } \end{gathered}$ | LQFP-52 |  |  |  |
| 1 | 1 | VCC | - |  |
| 2 | 2 | P50 | $\left[^{[1]}\right.$ | H |
|  |  | INT00_0 |  |  |
|  |  | AINO_2 |  |  |
|  |  | SIN3_1 |  |  |
| 3 | 3 | P51 | [1] | H |
|  |  | INT01_0 |  |  |
|  |  | BINO_2 |  |  |
|  |  | SOT3_1 |  |  |
| 4 | 4 | P52 | $\left[^{[1]}\right.$ | H |
|  |  | INT02_0 |  |  |
|  |  | ZINO_2 |  |  |
|  |  | SCK3_1 |  |  |
| - | 5 | NC | - |  |
| 5 | 6 | P39 | E | 1 |
|  |  | DTTIOX_0 |  |  |
|  |  | ADTG_2 |  |  |
| 6 | 7 | P3A | G | I |
|  |  | RTO00_0 |  |  |
|  |  | TIOA0_1 |  |  |
|  |  | RTCCO_2 |  |  |
|  |  | SUBOUT_2 |  |  |
| 7 | 8 | P3B | G | I |
|  |  | RTO01_0 |  |  |
|  |  | TIOA1_1 |  |  |
| 8 | 9 | P3C | G | 1 |
|  |  | RTO02_0 |  |  |
|  |  | TIOA2_1 |  |  |
| 9 | 10 | P3D | G | I |
|  |  | RTO03_0 |  |  |
|  |  | TIOA3_1 |  |  |
| 10 | 11 | P3E | G | 1 |
|  |  | RTO04_0 |  |  |
|  |  | TIOA4_1 |  |  |

MB9A110K Series
Embedded in Tomorrow*

| Pin No |  | Pin Name | I/O circuit type | Pin state type |
| :---: | :---: | :---: | :---: | :---: |
| $\begin{gathered} \text { LQFP-48 } \\ \text { QFN-48 } \\ \hline \end{gathered}$ | LQFP-52 |  |  |  |
| 11 | 12 | P3F | G | 1 |
|  |  | RTO05_0 |  |  |
|  |  | TIOA5_1 |  |  |
| 12 | 13 | VSS | - |  |
| 13 | 14 | C | - |  |
| 14 | 15 | VCC | - |  |
| 15 | 16 | P46 | D | M |
|  |  | X0A |  |  |
| 16 | 17 | P47 | D | N |
|  |  | X1A |  |  |
| 17 | 18 | INITX | B | C |
| 18 | 19 | P49 | E | 1 |
|  |  | TIOB0_0 |  |  |
| 19 | 20 | P4A | E | 1 |
|  |  | TIOB1_0 |  |  |
| - | 21 | NC | - |  |
| 20 | 22 | PE0 | C | P |
|  |  | MD1 |  |  |
| 21 | 23 | MD0 | J | D |
| 22 | 24 | PE2 | A | A |
|  |  | X0 |  |  |
| 23 | 25 | PE3 | A | B |
|  |  | X1 |  |  |
| 24 | 26 | VSS | - |  |
| 25 | 27 | P10 | F | K |
|  |  | AN00 |  |  |
| 26 | 28 | P11 | F | F |
|  |  | AN01 |  |  |
|  |  | SIN1_1 |  |  |
|  |  | INT02_1 |  |  |
|  |  | FRCK0_2 |  |  |
|  |  | IC02_0 |  |  |
|  |  | WKUP1 |  |  |
| 27 | 29 | P12 | F | K |
|  |  | AN02 |  |  |
|  |  | SOT1_1 |  |  |
|  |  | IC00_2 |  |  |

MB9A110K Series
Embedded in Tomorrow

| Pin No |  | Pin Name | I/O circuit type | Pin state type |
| :---: | :---: | :---: | :---: | :---: |
| $\begin{gathered} \text { LQFP-48 } \\ \text { QFN-48 } \end{gathered}$ | LQFP-52 |  |  |  |
| 28 | 30 | P13 | F | K |
|  |  | AN03 |  |  |
|  |  | SCK1_1 |  |  |
|  |  | IC01_2 |  |  |
|  |  | RTCCO_1 |  |  |
|  |  | SUBOUT_1 |  |  |
| 29 | 31 | P14 | F | L |
|  |  | AN04 |  |  |
|  |  | SINO_1 |  |  |
|  |  | INT03_1 |  |  |
|  |  | IC02_2 |  |  |
| 30 | 32 | P15 | F | K |
|  |  | AN05 |  |  |
|  |  | SOTO_1 |  |  |
|  |  | IC03_2 |  |  |
| 31 | 33 | AVCC | - |  |
| 32 | 34 | AVRH | - |  |
| 33 | 35 | AVSS | - |  |
| - | 36 | NC | - |  |
| 34 | 37 | P23 | F | K |
|  |  | AN06 |  |  |
|  |  | SCKO_0 |  |  |
|  |  | TIOA7_1 |  |  |
| 35 | 38 | P22 | F | K |
|  |  | AN07 |  |  |
|  |  | SOTO_0 |  |  |
|  |  | TIOB7_1 |  |  |
| 36 | 39 | P21 | E | G |
|  |  | SINO_0 |  |  |
|  |  | INT06_1 |  |  |
|  |  | WKUP2 |  |  |
| - | 40 | NC | - |  |
| 37 | 41 | P00 | E | E |
|  |  | TRSTX |  |  |
| 38 | 42 | P01 | E | E |
|  |  | TCK |  |  |
|  |  | SWCLK |  |  |
| 39 | 43 | P02 | E | E |
|  |  | TDI |  |  |
| 40 | 44 | P03 | E | E |
|  |  | TMS |  |  |
|  |  | SWDIO |  |  |
| 41 | 45 | P04 | E | E |
|  |  | TDO |  |  |
|  |  | SWO |  |  |

MB9A110K Series
Embedded in Tomorrow

| Pin No |  | Pin Name | I/O circuit type | Pin state type |
| :---: | :---: | :---: | :---: | :---: |
| $\begin{gathered} \text { LQFP-48 } \\ \text { QFN-48 } \end{gathered}$ | LQFP-52 |  |  |  |
| 42 | 46 | POF | E | $J$ |
|  |  | NMIX |  |  |
|  |  | CROUT_1 |  |  |
|  |  | RTCCO_0 |  |  |
|  |  | SUBOUT_0 |  |  |
|  |  | WKUP0 |  |  |
| 43 | 47 | P61 | E | I |
|  |  | SOT5_0 |  |  |
|  |  | TIOB2_2 |  |  |
|  |  | UHCONX |  |  |
|  |  | DTTIOX_2 |  |  |
| 44 | 48 | P60 | [1] | G |
|  |  | SIN5_0 |  |  |
|  |  | TIOA2_2 |  |  |
|  |  | INT15_1 |  |  |
|  |  | IC00_0 |  |  |
|  |  | WKUP3 |  |  |
| 45 | 49 | VCC | - |  |
| 46 | 50 | P80 | H | 0 |
| 47 | 51 | P81 | H | 0 |
| 48 | 52 | VSS | - |  |

[1]: 5 V tolerant I/O

MB9A110K Series
Embedded in Tomorrow ${ }^{*}$

## List of pin functions

The number after the underscore ("_") in pin names such as XXX_1 and XXX_2 indicates the relocated port number. For these pins, there are multiple pins that provide the same function for the same channel. Use the extended port function register (EPFR) to select the pin.

| Module | Pin name | Function | Pin No |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \text { LQFP-48 } \\ \text { QFN-48 } \end{gathered}$ | LQFP-52 |
| ADC | ADTG_2 | A/D converter external trigger input pin | 5 | 6 |
|  | AN00 | A/D converter analog input pin. ANxx describes ADC ch.xx. | 25 | 27 |
|  | AN01 |  | 26 | 28 |
|  | AN02 |  | 27 | 29 |
|  | AN03 |  | 28 | 30 |
|  | AN04 |  | 29 | 31 |
|  | AN05 |  | 30 | 32 |
|  | AN06 |  | 34 | 37 |
|  | AN07 |  | 35 | 38 |
| Base Timer$0$ | TIOAO_1 | Base timer ch. 0 TIOA pin | 6 | 7 |
|  | TIOB0_0 | Base timer ch. 0 TIOB pin | 18 | 19 |
| Base Timer 1 | TIOA1_1 | Base timer ch. 1 TIOA pin | 7 | 8 |
|  | TIOB1_0 | Base timer ch. 1 TIOB pin | 19 | 20 |
| Base Timer 2 | TIOA2_1 |  | 8 | 9 |
|  | TIOA2_2 |  | 44 | 48 |
|  | TIOB2_2 | Base timer ch. 2 TIOA pin <br> Base timer ch. 2 TIOB pin | 43 | 47 |
| Base Timer 3 | TIOA3_1 | Base timer ch. 3 TIOA pin | 9 | 10 |
| Base Timer 4 | TIOA4_1 | Base timer ch. 4 TIOA pin | 10 | 11 |
| Base Timer 5 | TIOA5_1 | Base timer ch. 5 TIOA pin | 11 | 12 |
| Base Timer 7 | TIOA7_1 | Base timer ch. 7 TIOA pin | 34 | 37 |
|  | TIOB7_1 | Base timer ch. 7 TIOB pin | 35 | 38 |
| Debugger | SWCLK | Serial wire debug interface clock input pin | 38 | 42 |
|  | SWDIO | Serial wire debug interface data input/output pin | 40 | 44 |
|  | SWO | Serial wire viewer output pin | 41 | 45 |
|  | TCK | J-TAG test clock input pin | 38 | 42 |
|  | TDI | J-TAG test data input pin | 39 | 43 |
|  | TDO | J-TAG debug data output pin | 41 | 45 |
|  | TMS | J-TAG test mode state input/output pin | 40 | 44 |
|  | TRSTX | J-TAG test reset Input pin | 37 | 41 |
| External Interrupt | INT00_0 | External interrupt request 00 input pin | 2 | 2 |
|  | INT01_0 | External interrupt request 01 input pin | 3 | 3 |
|  | INT02_0 | External interrupt request 02 input pin | 4 | 4 |
|  | INT02_1 |  | 26 | 28 |
|  | INT03_1 | External interrupt request 03 input pin | 29 | 31 |
|  | INT06_1 | External interrupt request 06 input pin | 36 | 39 |
|  | INT15_1 | External interrupt request 15 input pin | 44 | 48 |
|  | NMIX | Non-Maskable Interrupt input pin | 42 | 46 |


| Module | Pin name | Function | Pin No |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | LQFP-48 QFN-48 | LQFP-52 |
| GPIO | P00 | General-purpose I/O port 0 | 37 | 41 |
|  | P01 |  | 38 | 42 |
|  | P02 |  | 39 | 43 |
|  | P03 |  | 40 | 44 |
|  | P04 |  | 41 | 45 |
|  | POF |  | 42 | 46 |
|  | P10 | General-purpose I/O port 1 | 25 | 27 |
|  | P11 |  | 26 | 28 |
|  | P12 |  | 27 | 29 |
|  | P13 |  | 28 | 30 |
|  | P14 |  | 29 | 31 |
|  | P15 |  | 30 | 32 |
|  | P21 | General-purpose I/O port 2 | 36 | 39 |
|  | P22 |  | 35 | 38 |
|  | P23 |  | 34 | 37 |
|  | P39 | General-purpose I/O port 3 | 5 | 6 |
|  | P3A |  | 6 | 7 |
|  | P3B |  | 7 | 8 |
|  | P3C |  | 8 | 9 |
|  | P3D |  | 9 | 10 |
|  | P3E |  | 10 | 11 |
|  | P3F |  | 11 | 12 |
|  | P46 | General-purpose I/O port 4 | 15 | 16 |
|  | P47 |  | 16 | 17 |
|  | P49 |  | 18 | 19 |
|  | P4A |  | 19 | 20 |
|  | P50 | General-purpose I/O port 5 | 2 | 2 |
|  | P51 |  | 3 | 3 |
|  | P52 |  | 4 | 4 |
|  | P60 | General-purpose I/O port 6 | 44 | 48 |
|  | P61 |  | 43 | 47 |
|  | P80 | General-purpose I/O port 8 | 46 | 50 |
|  | P81 |  | 47 | 51 |
|  | PE0 | General-purpose I/O port E | 20 | 22 |
|  | PE2 |  | 22 | 24 |
|  | PE3 |  | 23 | 25 |

MB9A110K Series

| Module | Pin name | Function | Pin No. |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | LQFP-48 QFN-48 | LQFP-52 |
| Multi- function Serial 0 | SINO_0 | Multi-function serial interface ch. 0 input pin | 36 | 39 |
|  | SINO_1 |  | 29 | 31 |
|  | $\begin{aligned} & \text { SOTO_0 } \\ & \text { (SDAO_0) } \end{aligned}$ | Multi-function serial interface ch. 0 output pin. <br> This pin operates as SOTO when it is used in a UART/CSIO/LIN (operation modes 0 to 3 ) and as SDAO when it is used in an $I^{2} \mathrm{C}$ (operation mode 4). | 35 | 38 |
|  | $\begin{aligned} & \text { SOTO_1 } \\ & \text { (SDA0_1) } \end{aligned}$ |  | 30 | 32 |
|  | $\begin{aligned} & \text { SCKO_0 } \\ & \text { (SCLO_0) } \end{aligned}$ | Multi-function serial interface ch. 0 clock I/O pin. This pin operates as SCKO when it is used in a CSIO (operation modes 2) and as SCLO when it is used in an $1^{2} \mathrm{C}$ (operation mode 4). | 34 | 37 |
| Multi- function Serial 1 | SIN1_1 | Multi-function serial interface ch. 1 input pin | 26 | 28 |
|  | SOT1_1 <br> (SDA1_1) | Multi-function serial interface ch. 1 output pin. <br> This pin operates as SOT1 when it is used in a UART/CSIO/LIN (operation modes 0 to 3 ) and as SDA1 when it is used in an $I^{2} \mathrm{C}$ (operation mode 4). | 27 | 29 |
|  | $\begin{aligned} & \text { SCK1_1 } \\ & \text { (SCL1_1) } \end{aligned}$ | Multi-function serial interface ch. 1 clock I/O pin. This pin operates as SCK1 when it is used in a CSIO (operation modes 2) and as SCL1 when it is used in an $\mathrm{I}^{2} \mathrm{C}$ (operation mode 4). | 28 | 30 |
| Multi- function Serial 3 | SIN3_1 | Multi-function serial interface ch. 3 input pin | 2 | 2 |
|  | SOT3_1 <br> (SDA3_1) | Multi-function serial interface ch. 3 output pin. <br> This pin operates as SOT3 when it is used in a UART/CSIO/LIN (operation modes 0 to 3 ) and as SDA3 when it is used in an $I^{2} \mathrm{C}$ (operation mode 4). | 3 | 3 |
|  | $\begin{aligned} & \text { SCK3_1 } \\ & \text { (SCL3_1) } \end{aligned}$ | Multi-function serial interface ch. 3 clock I/O pin. This pin operates as SCK3 when it is used in a CSIO (operation modes 2) and as SCL3 when it is used in an $1^{2} \mathrm{C}$ (operation mode 4). | 4 | 4 |
| Multi- function Serial 5 | SIN5_0 | Multi-function serial interface ch. 5 input pin | 44 | 48 |
|  | SOT5_0 | Multi-function serial interface ch. 5 output pin. This pin operates as SOT5 when it is used in a UART/LIN (operation modes $0,1,3$ ). | 43 | 47 |


| Module | Pin name | Function | Pin No |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{aligned} & \text { LQFP-48 } \\ & \text { QFN-48 } \end{aligned}$ | LQFP-52 |
| Multi- function Timer 0 | DTTIOX_0 | Input signal controlling wave form generator outputs RTO00 to RTO05 of multi-function timer 0. | 5 | 6 |
|  | DTTIOX_2 |  | 43 | 47 |
|  | FRCKO_2 | 16-bit free-run timer ch. 0 external clock input pin | 26 | 28 |
|  | IC00_0 | 16 -bit input capture ch. 0 input pin of multi-function timer 0 . <br> ICxx describes channel number. | 44 | 48 |
|  | IC00_2 |  | 27 | 29 |
|  | IC01_2 |  | 28 | 30 |
|  | IC02_0 |  | 26 | 28 |
|  | IC02_2 |  | 29 | 31 |
|  | IC03_2 |  | 30 | 32 |
|  | $\begin{aligned} & \text { RTOOO_0 } \\ & \text { (PPGOO_0) } \end{aligned}$ | Wave form generator output pin of multi-function timer 0 . This pin operates as PPG00 when it is used in PPG0 output modes. | 6 | 7 |
|  | $\begin{aligned} & \text { RTO01_0 } \\ & \text { (PPG00_0) } \end{aligned}$ | Wave form generator output pin of multi-function timer 0 . This pin operates as PPG00 when it is used in PPG0 output modes. | 7 | 8 |
|  | $\begin{aligned} & \text { RTO02_0 } \\ & \text { (PPG02_0) } \end{aligned}$ | Wave form generator output pin of multi-function timer 0 . This pin operates as PPG02 when it is used in PPG0 output modes. | 8 | 9 |
|  | $\begin{aligned} & \text { RTO03_0 } \\ & \text { (PPG02_0) } \end{aligned}$ | Wave form generator output pin of multi-function timer 0 . This pin operates as PPG02 when it is used in PPG0 output modes. | 9 | 10 |
|  | $\begin{aligned} & \text { RTO04_0 } \\ & \text { (PPG04_0) } \end{aligned}$ | Wave form generator output pin of multi-function timer 0 . This pin operates as PPGO4 when it is used in PPGO output modes. | 10 | 11 |
|  | $\begin{aligned} & \text { RTO05_0 } \\ & \text { (PPG04_0) } \end{aligned}$ | Wave form generator output pin of multi-function timer 0 . This pin operates as PPG04 when it is used in PPG0 output modes. | 11 | 12 |

MB9A110K Series
Embedded in Tomorrow ${ }^{*}$

| Module | Pin name | Function | Pin No |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \hline \text { LQFP-48 } \\ \text { QFN-48 } \end{gathered}$ | LQFP-52 |
| Quadrature <br> Position/ <br> Revolution <br> Counter <br> 0 | AINO_2 | QPRC ch. 0 AIN input pin | 2 | 2 |
|  | BINO_2 | QPRC ch. 0 BIN input pin | 3 | 3 |
|  | ZINO_2 | QPRC ch. 0 ZIN input pin | 4 | 4 |
| Real-time clock | RTCCO_0 | 0.5 seconds pulse output pin of Real-time clock pin | 42 | 46 |
|  | RTCCO_1 |  | 28 | 30 |
|  | RTCCO_2 |  | 6 | 7 |
|  | SUBOUT_0 | Sub clock output pin | 42 | 46 |
|  | SUBOUT_1 |  | 28 | 30 |
|  | SUBOUT_2 |  | 6 | 7 |
| Low Power Consumption Mode | WKUPO | Deep stand-by mode return signal input pin 0 | 42 | 46 |
|  | WKUP1 | Deep stand-by mode return signal input pin 1 | 26 | 28 |
|  | WKUP2 | Deep stand-by mode return signal input pin 2 | 36 | 39 |
|  | WKUP3 | Deep stand-by mode return signal input pin 3 | 44 | 48 |

MB9A110K Series
Embedded in Tomorrow *

| Module | Pin name | Function | Pin No |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \text { LQFP-48 } \\ \text { QFN-48 } \end{gathered}$ | LQFP-52 |
| RESET | INITX | External Reset Input. <br> A reset is valid when INITX="L". | 17 | 18 |
| Mode | MDO | Mode 0 pin. <br> During normal operation, MDO="L" must be input. <br> During serial programming to Flash memory, MD0="H" must be input. | 21 | 23 |
|  | MD1 | Mode 1 pin. <br> During serial programming to Flash memory, MD1="L" must be input. | 20 | 22 |
| POWER | VCC | Power supply Pin | 1 | 1 |
|  | VCC | Power supply Pin | 14 | 15 |
|  | VCC | Power supply Pin | 45 | 49 |
| GND | VSS | GND Pin | 12 | 13 |
|  | VSS | GND Pin | 24 | 26 |
|  | VSS | GND Pin | 48 | 52 |
| CLOCK | X0 | Main clock (oscillation) input pin | 22 | 24 |
|  | X0A | Sub clock (oscillation) input pin | 15 | 16 |
|  | X1 | Main clock (oscillation) I/O pin | 23 | 25 |
|  | X1A | Sub clock (oscillation) I/O pin | 16 | 17 |
|  | CROUT_1 | Built-in high-speed CR-osc clock output port | 42 | 46 |
| Analog POWER | AVCC | A/D converter analog power pin | 31 | 33 |
|  | AVRH | A/D converter analog reference voltage input pin | 32 | 34 |
| Analog GND | AVSS | A/D converter GND pin | 33 | 35 |
| C pin | C | Power stabilization capacity pin | 13 | 14 |
| NC pin | NC | NC pin. <br> NC pin should be kept open. | - | 5 |
|  | NC | NC pin. <br> NC pin should be kept open. | - | 21 |
|  | NC | NC pin. <br> NC pin should be kept open. | - | 36 |
|  | NC | NC pin. <br> NC pin should be kept open. | - | 40 |

MB9A110K Series
Embedded in Tomorrow

## 5. I/O Circuit Type



MB9A110K Series
Embedded in Tomorrow*

| Type | Circuit | Remarks |
| :---: | :---: | :---: |
| C |  | ■Open drain output <br> ■CMOS level hysteresis input |
| D |  | It is possible to select the sub oscillation / GPIO function <br> When the sub oscillation is selected. <br> ■ Oscillation feedback resistor <br> : Approximately $5 \mathrm{M} \Omega$ <br> - With Standby mode control <br> When the GPIO is selected. <br> ■CMOS level output. <br> ■CMOS level hysteresis input <br> ■With pull-up resistor control <br> ■With standby mode control <br> ■ Pull-up resistor <br> : Approximately $50 \mathrm{k} \Omega$ <br> - ${ }_{\text {OH }}=-4 \mathrm{~mA}, \mathrm{loL}=4 \mathrm{~mA}$ |


| Type | Circuit | Remarks |
| :---: | :---: | :---: |
| E |  | ■CMOS level output <br> ■CMOS level hysteresis input <br> ■With pull-up resistor control <br> ■With standby mode control <br> ■Pull-up resistor <br> : Approximately $50 \mathrm{k} \Omega$ <br> ■ $\mathrm{loн}_{\mathrm{O}}=-4 \mathrm{~mA}, \mathrm{loL}=4 \mathrm{~mA}$ <br> ■When this pin is used as an $I^{2} C$ pin, the digital output P -ch transistor is always off <br> +B input is available |
| F |  | ■CMOS level output <br> ■CMOS level hysteresis input <br> ■With input control <br> ■Analog input <br> ■With pull-up resistor control <br> ■With standby mode control <br> ■Pull-up resistor <br> : Approximately $50 \mathrm{k} \Omega$ <br> ■ ${ }_{\text {он }}=-4 \mathrm{~mA}$, lol $=4 \mathrm{~mA}$ <br> ■When this pin is used as an $I^{2} C$ pin, the digital output P -ch transistor is always off <br> +B input is available |

MB9A110K Series
Embedded in Tomorrow

| Type | Circuit | Remarks |
| :---: | :---: | :---: |
| G |  | ■CMOS level output <br> ■CMOS level hysteresis input <br> ■With pull-up resistor control <br> ■With standby mode control <br> ■ Pull-up resistor <br> : Approximately $50 \mathrm{k} \Omega$ <br> ■ loн $=-12 \mathrm{~mA}, \mathrm{loL}_{\mathrm{o}}=12 \mathrm{~mA}$ <br> $\square_{+}$B input is available |
| H |  | CMOS level output <br> ■CMOS level hysteresis input <br> ■With standby mode control <br> ■ $\mathrm{l}_{\mathrm{OH}}=-20.5 \mathrm{~mA}$, $\mathrm{loL}=18.5 \mathrm{~mA}$ |


| Type | Circuit | Remarks |
| :---: | :---: | :---: |
| I |  | ■CMOS level output <br> ■CMOS level hysteresis input <br> ■ 5 V tolerant <br> ■With pull-up resistor control <br> ■With standby mode control <br> ■ Pull-up resistor <br> : Approximately $50 \mathrm{k} \Omega$ <br> - ${ }_{\text {loh }}=-4 \mathrm{~mA}$, $\mathrm{loL}=4 \mathrm{~mA}$ <br> ■ Available to control of PZR registers. |
| J |  | CMOS level hysteresis input |

## 6. Handling Precautions

Any semiconductor devices have inherently a certain rate of failure. The possibility of failure is greatly affected by the conditions in which they are used (circuit conditions, environmental conditions, etc.). This page describes precautions that must be observed to minimize the chance of failure and to obtain higher reliability from your Cypress semiconductor devices.

### 6.1 Precautions for Product Design

This section describes precautions when designing electronic equipment using semiconductor devices.

## Absolute maximum ratings

Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of certain established limits, called absolute maximum ratings. Do not exceed these ratings.

## Recommended operating conditions

Recommended operating conditions are normal operating ranges for the semiconductor device. All the device's electrical characteristics are warranted when operated within these ranges.
Always use semiconductor devices within the recommended operating conditions. Operation outside these ranges may adversely affect reliability and could result in device failure.
No warranty is made with respect to uses, operating conditions, or combinations not represented on the datasheet. Users considering application outside the listed conditions are advised to contact their sales representative beforehand.

## Processing and protection of pins

These precautions must be followed when handling the pins which connect semiconductor devices to power supply and input/output functions.

1. Preventing Over-Voltage and Over-Current Conditions

Exposure to voltage or current levels in excess of maximum ratings at any pin is likely to cause deterioration within the device, and in extreme cases leads to permanent damage of the device. Try to prevent such overvoltage or over-current conditions at the design stage.
2. Protection of Output Pins

Shorting of output pins to supply pins or other output pins, or connection to large capacitance can cause large current flows.
Such conditions if present for extended periods of time can damage the device.
Therefore, avoid this type of connection.
3. Handling of Unused Input Pins

Unconnected input pins with very high impedance levels can adversely affect stability of operation. Such pins should be connected through an appropriate resistance to a power supply pin or ground pin.

## Latch-up

Semiconductor devices are constructed by the formation of P-type and N-type areas on a substrate. When subjected to abnormally high voltages, internal parasitic PNPN junctions (called thyristor structures) may be formed, causing large current levels in excess of several hundred mA to flow continuously at the power supply pin. This condition is called latch-up.
CAUTION: The occurrence of latch-up not only causes loss of reliability in the semiconductor device, but can cause injury or damage from high heat, smoke or flame. To prevent this from happening, do the following:

1. Be sure that voltages applied to pins do not exceed the absolute maximum ratings. This should include attention to abnormal noise, surge levels, etc.
2. Be sure that abnormal current flows do not occur during the power-on sequence.

## Observance of safety regulations and standards

Most countries in the world have established standards and regulations regarding safety, protection from electromagnetic interference, etc. Customers are requested to observe applicable regulations and standards in the design of products.

## Fail-safe design

Any semiconductor devices have inherently a certain rate of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions.

## Precautions related to usage of devices

Cypress semiconductor devices are intended for use in standard applications (computers, office automation and other office equipment, industrial, communications, and measurement equipment, personal or household devices, etc.).
CAUTION: Customers considering the use of our products in special applications where failure or abnormal operation may directly affect human lives or cause physical injury or property damage, or where extremely high levels of reliability are demanded (such as aerospace systems, atomic energy controls, sea floor repeaters, vehicle operating controls, medical devices for life support, etc.) are requested to consult with sales representatives before such use. The company will not be responsible for damages arising from such use without prior approval.

### 6.2 Precautions for Package Mounting

Package mounting may be either lead insertion type or surface mount type. In either case, for heat resistance during soldering, you should only mount under Cypress recommended conditions. For detailed information about mount conditions, contact your sales representative.

## Lead insertion type

Mounting of lead insertion type packages onto printed circuit boards may be done by two methods: direct soldering on the board, or mounting by using a socket.
Direct mounting onto boards normally involves processes for inserting leads into through-holes on the board and using the flow soldering (wave soldering) method of applying liquid solder. In this case, the soldering process usually causes leads to be subjected to thermal stress in excess of the absolute ratings for storage temperature. Mounting processes should conform to Cypress recommended mounting conditions.
If socket mounting is used, differences in surface treatment of the socket contacts and IC lead surfaces can lead to contact deterioration after long periods. For this reason it is recommended that the surface treatment of socket contacts and IC leads be verified before mounting.

## Surface mount type

Surface mount packaging has longer and thinner leads than lead-insertion packaging, and therefore leads are more easily deformed or bent. The use of packages with higher pin counts and narrower pin pitch results in increased susceptibility to open connections caused by deformed pins, or shorting due to solder bridges.
You must use appropriate mounting techniques. Cypress recommends the solder reflow method, and has established a ranking of mounting conditions for each product. Users are advised to mount packages in accordance with Cypress ranking of recommended conditions.

## Lead-free packaging

CAUTION: When ball grid array (BGA) packages with $\mathrm{Sn}-\mathrm{Ag}-\mathrm{Cu}$ balls are mounted using $\mathrm{Sn}-\mathrm{Pb}$ eutectic soldering, junction strength may be reduced under some conditions of use.

## Storage of semiconductor devices

Because plastic chip packages are formed from plastic resins, exposure to natural environmental conditions will cause absorption of moisture. During mounting, the application of heat to a package that has absorbed moisture can cause surfaces to peel, reducing moisture resistance and causing packages to crack. To prevent, do the following:

1. Avoid exposure to rapid temperature changes, which cause moisture to condense inside the product. Store products in locations where temperature changes are slight.
2. Use dry boxes for product storage. Products should be stored below $70 \%$ relative humidity, and at temperatures between $5^{\circ} \mathrm{C}$ and $30^{\circ} \mathrm{C}$.
When you open Dry Package that recommends humidity $40 \%$ to $70 \%$ relative humidity.
3. When necessary, Cypress packages semiconductor devices in highly moisture-resistant aluminum laminate bags, with a silica gel desiccant. Devices should be sealed in their aluminum laminate bags for storage.
4. Avoid storing packages where they are exposed to corrosive gases or high levels of dust.

## Baking

Packages that have absorbed moisture may be de-moisturized by baking (heat drying). Follow the Cypress recommended conditions for baking.
Condition: $125^{\circ} \mathrm{C} / 24 \mathrm{~h}$

MB9A110K Series

## Static electricity

Because semiconductor devices are particularly susceptible to damage by static electricity, you must take the following precautions:

1. Maintain relative humidity in the working environment between $40 \%$ and $70 \%$. Use of an apparatus for ion generation may be needed to remove electricity.
2. Electrically ground all conveyors, solder vessels, soldering irons and peripheral equipment.
3. Eliminate static body electricity by the use of rings or bracelets connected to ground through high resistance (on the level of $1 \mathrm{M} \Omega$ )
Wearing of conductive clothing and shoes, use of conductive floor mats and other measures to minimize shock loads is recommended.
4. Ground all fixtures and instruments, or protect with anti-static measures.
5. Avoid the use of styrofoam or other highly static-prone materials for storage of completed board assemblies.

### 6.3 Precautions for Use Environment

Reliability of semiconductor devices depends on ambient temperature and other conditions as described above.
For reliable performance, do the following:

1. Humidity

Prolonged use in high humidity can lead to leakage in devices as well as printed circuit boards. If high humidity levels are anticipated, consider anti-humidity processing.
2. Discharge of Static Electricity

When high-voltage charges exist close to semiconductor devices, discharges can cause abnormal operation. In such cases, use anti-static measures or processing to prevent discharges.
3. Corrosive Gases, Dust, or Oil

Exposure to corrosive gases or contact with dust or oil may lead to chemical reactions that will adversely affect the device. If you use devices in such conditions, consider ways to prevent such exposure or to protect the devices.
4. Radiation, Including Cosmic Radiation

Most devices are not designed for environments involving exposure to radiation or cosmic radiation. Users should provide shielding as appropriate.
5. Smoke, Flame

CAUTION: Plastic molded devices are flammable, and therefore should not be used near combustible substances. If devices begin to smoke or burn, there is danger of the release of toxic gases.

Customers considering the use of Cypress products in other special environmental conditions should consult with sales representatives.

MB9A110K Series

## 7. Handling Devices

## Power supply pins

In products with multiple VCC and VSS pins, respective pins at the same potential are interconnected within the device in order to prevent malfunctions such as latch-up. However, all of these pins should be connected externally to the power supply or ground lines in order to reduce electromagnetic emission levels, to prevent abnormal operation of strobe signals caused by the rise in the ground level, and to conform to the total output current rating.
Moreover, connect the current supply source with each Power supply pins and GND pins of this device at low impedance. It is also advisable that a ceramic capacitor of approximately $0.1 \mu \mathrm{~F}$ be connected as a bypass capacitor between each Power supply pins and GND pins, between AVCC pin and AVSS pin near this device.

## Stabilizing power supply voltage

A malfunction may occur when the power supply voltage fluctuates rapidly even though the fluctuation is within the recommended operating conditions of the VCC power supply voltage. As a rule, with voltage stabilization, suppress the voltage fluctuation so that the fluctuation in VCC ripple (peak-to-peak value) at the commercial frequency ( $50 \mathrm{~Hz} / 60 \mathrm{~Hz}$ ) does not exceed $10 \%$ of the VCC value in the recommended operating conditions, and the transient fluctuation rate does not exceed $0.1 \mathrm{~V} / \mu \mathrm{s}$ when there is a momentary fluctuation on switching the power supply.

## Crystal oscillator circuit

Noise near the $\mathrm{X} 0 / \mathrm{X} 1$ and $\mathrm{X0A} / \mathrm{X} 1 \mathrm{~A}$ pins may cause the device to malfunction. Design the printed circuit board so that $\mathrm{X} 0 / \mathrm{X} 1$, X0A/X1A pins, the crystal oscillator (or ceramic oscillator), and the bypass capacitor to ground are located as close to the device as possible.
It is strongly recommended that the PC board artwork be designed such that the $\mathrm{X} 0 / \mathrm{X} 1$ and $\mathrm{X} 0 \mathrm{~A} / \mathrm{X} 1 \mathrm{~A}$ pins are surrounded by ground plane as this is expected to produce stable operation.
Evaluate oscillation of your using crystal oscillator by your mount board.

## Using an external clock

When using an external clock, the clock signal should be input to the $\mathrm{X} 0, \mathrm{X} 0 \mathrm{~A}$ pin only and the $\mathrm{X} 1, \mathrm{X} 1 \mathrm{~A}$ pin should be kept open.


## Handling when using Multi-function serial pin as $\mathrm{I}^{2} \mathrm{C}$ pin

If it is using Multi-function serial pin as $\mathrm{I}^{2} \mathrm{C}$ pins, P -ch transistor of digital output is always disable. However, $\mathrm{I}^{2} \mathrm{C}$ pins need to keep the electrical characteristic like other pins and not to connect to external $\mathrm{I}^{2} \mathrm{C}$ bus system with power OFF.

MB9A110K Series

## C pin <br> This series contains the regulator. Be sure to connect a smoothing capacitor ( Cs ) for the regulator between the C pin and the GND pin. Please use a ceramic capacitor or a capacitor of equivalent frequency characteristics as a smoothing capacitor. However, some laminated ceramic capacitors have the characteristics of capacitance variation due to thermal fluctuation (F characteristics and Y5V characteristics). Please select the capacitor that meets the specifications in the operating conditions to use by evaluating the temperature characteristics of a capacitor. <br> A smoothing capacitor of about $4.7 \mu \mathrm{~F}$ would be recommended for this series.



Mode pins (MDO)
Connect the MD pin (MDO) directly to VCC or VSS pins. Design the printed circuit board such that the pull-up/down resistance stays low, as well as the distance between the mode pins and VCC pins or VSS pins is as short as possible and the connection impedance is low, when the pins are pulled-up/down such as for switching the pin level and rewriting the Flash memory data. It is because of preventing the device erroneously switching to test mode due to noise.

## NC pins

NC pin should be kept open.

## Notes on power-on

Turn power on/off in the following order or at the same time.
If not using the A/D converter, connect AVCC $=\mathrm{VCC}$ and AVSS = VSS
Turning on: VCC $\rightarrow$ AVCC $\rightarrow$ AVRH
Turning off: AVRH $\rightarrow$ AVCC $\rightarrow$ VCC

## Serial communication

There is a possibility to receive wrong data due to the noise or other causes on the serial communication.
Therefore, design a printed circuit board so as to avoid noise.
Consider the case of receiving wrong data due to noise, perform error detection such as by applying a checksum of data at the end. If an error is detected, retransmit the data.

## Differences in features among the products with different memory sizes and between Flash products and MASK products

The electric characteristics including power consumption, ESD, latch-up, noise characteristics, and oscillation characteristics among the products with different memory sizes and between Flash products and MASK products are different because chip layout and memory structures are different.
If you are switching to use a different product of the same series, please make sure to evaluate the electric characteristics.

## Pull-up function of 5 V tolerant I/O

Please do not input the signal more than VCC voltage at the time of Pull-Up function use of 5 V tolerant I/O.

## 8. Block Diagram



## 9. Memory Size

See "Memory size" in "1. Product Lineup" to confirm the memory size.

MB9A110K Series
Embedded in Tomorrow ${ }^{*}$

## 10. Memory Map

Memory Map (1)


Memory Map (2)


[^0]MB9A110K Series
Embedded in Tomorrow ${ }^{*}$

| Start address | End address | Bus | Peripherals |
| :---: | :---: | :---: | :---: |
| 0x4000_0000 | 0x4000_0FFF |  | MainFlash I/F register |
| 0x4000_1000 | 0x4000_FFFF | AHB | Reserved |
| 0x4001_0000 | 0x4001_0FFF |  | Clock/Reset Control |
| 0x4001_1000 | 0x4001_1FFF |  | Hardware Watchdog timer |
| 0x4001_2000 | 0x4001_2FFF | APBO | Software Watchdog timer |
| 0x4001_3000 | 0x4001_4FFF | APB0 | Reserved |
| 0x4001_5000 | 0x4001_5FFF |  | Dual-Timer |
| 0x4001_6000 | 0x4001_FFFF |  | Reserved |
| 0x4002_0000 | 0x4002_0FFF |  | Multi-function timer unit0 |
| 0x4002_1000 | 0x4002_3FFF |  | Reserved |
| 0x4002_4000 | 0x4002_4FFF |  | PPG |
| 0x4002_5000 | 0x4002_5FFF |  | Base Timer |
| 0x4002_6000 | 0x4002_6FFF | APB1 | Quadrature Position/Revolution Counter |
| 0x4002_7000 | 0x4002_7FFF |  | A/D Converter |
| 0x4002_8000 | 0x4002_DFFF |  | Reserved |
| 0x4002_E000 | 0x4002_EFFF |  | Internal CR trimming |
| 0x4002_F000 | 0x4002_FFFF |  | Reserved |
| 0x4003_0000 | 0x4003_0FFF |  | External Interrupt Controller |
| 0x4003_1000 | 0x4003_1FFF |  | Interrupt Request Batch-Read Function |
| 0x4003_2000 | 0x4003_2FFF |  | Reserved |
| 0x4003_3000 | 0x4003_3FFF |  | GPIO |
| 0x4003_4000 | 0x4003_4FFF |  | Reserved |
| 0x4003_5000 | 0x4003_57FF |  | Low Voltage Detector |
| 0x4003_5800 | 0x4003_5FFF | APB2 | Deep stand-by mode Controller |
| 0x4003_6000 | 0x4003_7FFF |  | Reserved |
| 0x4003_8000 | 0x4003_8FFF |  | Multi-function serial Interface |
| 0x4003_9000 | 0x4003_9FFF |  | CRC |
| 0x4003_A000 | 0x4003_AFFF |  | Watch Counter |
| 0x4003_B000 | 0x4003_BFFF |  | Real-time clock |
| 0x4003_C000 | 0x4003_FFFF |  | Reserved |
| 0x4004_0000 | 0x4005_FFFF |  | Reserved |
| 0x4006_0000 | 0x4006_0FFF | HB | DMAC register |
| 0x4006_1000 | 0x41FF_FFFF | AHB | Reserved |
| 0x200E_0000 | 0x200E_FFFF |  | WorkFlash I/F register |

## 11. Pin Status in Each CPU State

The terms used for pin status have the following meanings.

- INITX=0

This is the period when the INITX pin is the "L" level.
■ INITX=1
This is the period when the INITX pin is the " H " level.

- SPL=0

This is the status that standby pin level setting bit (SPL) in standby mode control register (STB_CTL) is set to "0".
■SPL=1
This is the status that standby pin level setting bit (SPL) in standby mode control register (STB_CTL) is set to "1".
■ Input enabled
Indicates that the input function can be used.
■ Internal input fixed at "0"
This is the status that the input function cannot be used. Internal input is fixed at "L".

## - Hi-Z

Indicates that the output drive transistor is disabled and the pin is put in the $\mathrm{Hi}-\mathrm{Z}$ state.

## ■ Setting disabled

Indicates that the setting is disabled.

- Maintain previous state

Maintains the state that was immediately prior to entering the current mode.
If a built-in peripheral function is operating, the output follows the peripheral function.
If the pin is being used as a port, that output is maintained.

- Analog input is enabled

Indicates that the analog input is enabled.
-GPIO selected
In Deep stand-by mode, pins switch to the general-purpose I/O port.

## List of Pin Status

|  | Function group | Power-on reset or low-voltage detection state | INITX input state | Device internal reset state | Run mode or sleep mode state | Timer mode, RTC mode, or sleep mode state |  | Deep stand-by RTC mode or Deep stand-by STOP mode state |  | Return from Deep stand-by mode state |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Power supply unstable | Power sup | y stable | Power supply stable | Powe | pply | Power | upply | Power supply stable |
|  |  | - | INITX = 0 | INITX = 1 | INITX = 1 | INIT | = 1 | INIT | = 1 | INITX = 1 |
|  |  | - | - | - | - | SPL = 0 | SPL = 1 | SPL $=0$ | SPL = 1 | - |
| A | GPIO selected | Setting disabled | Setting disabled | Setting disabled | Maintain previous state | Maintain previous state | Hi-Z / <br> Internal input fixed at "0" | Maintain previous state | Hi-Z / <br> Internal input fixed at "0" | Maintain previous state |
|  | Main crystal oscillator input pin | Input enabled | Input enabled | Input enabled | Input enabled | Input enabled | Input enabled | Input enabled | Input enabled | Input enabled |
| B | GPIO selected | Setting disabled | Setting disabled | Setting disabled | Maintain previous state | Maintain previous state | Hi-Z / <br> Internal input fixed at "0" | Maintain previous state | Hi-Z / <br> Internal input fixed at "0" | Maintain previous state |
|  | Main crystal oscillator output pin | Hi-Z <br> Internal input fixed at "0"/ or Input enable | Hi-Z / Internal input fixed at "0" | Hi-Z / <br> Internal input fixed at "0" | Maintain previous state | Maintain previous state / <br> When oscillation stop ${ }^{[1]}$, Hi-Z/ Internal input fixed at "0" | Maintain previous state / <br> When oscillation stop ${ }^{[1]}$, Hi-Z/ Internal input fixed at "0" | Maintain previous state / <br> When oscillation stop ${ }^{[1]}$, <br> Hi-Z/ <br> Internal input fixed at "0" | Maintain previous state / <br> When oscillation stop ${ }^{[1]}$, Hi-Z/Inter nal input fixed at "0" | Maintain previous state / When oscillation stop ${ }^{[1]}$, <br> $\mathrm{Hi}-\mathrm{Z} /$ Internal input fixed at "0" |
| C | INITX input pin | Pull-up / Input enabled | Pull-up / Input enabled | Pull-up / Input enabled | Pull-up / Input enabled | Pull-up / Input enabled | Pull-up / Input enabled | Pull-up / Input enabled | Pull-up / Input enabled | Pull-up / Input enabled |
| D | Mode input pin | Input enabled | Input enabled | Input enabled | Input enabled | Input enabled | Input enabled | Input enabled | Input enabled | Input enabled |
| E | JTAG selected | Hi-Z | Pull-up / Input enabled | Pull-up / Input enabled | Maintain previous state | Maintain previous state | Maintain previous state | Maintain previous state | Maintain previous state | Maintain previous state |
|  | GPIO selected | Setting disabled | Setting disabled | Setting disabled |  |  | Hi-Z <br> Internal input fixed at "0" | Maintain previous state | Hi-Z / <br> Internal input fixed at "0" | Maintain previous state |


| $\begin{aligned} & 0 \\ & 0 \\ & 2 \\ & 0 \\ & 0 \\ & \vdots \\ & 0 \\ & 0 \\ & \vdots \\ & 0 \end{aligned}$ | Function group | Power-on reset or low-voltage detection state | INITX input state | Device internal reset state | Run mode or sleep mode state | Timer mode, RTC mode, or sleep mode state |  | Deep stand-by RTC mode or Deep stand-by STOP mode state |  | Return from Deep stand-by mode state |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Power supply unstable | Power supply stable |  | Power supply stable | Power supply stable |  | Power supply stable |  | Power supply stable |
|  |  | - | INITX = 0 | INITX = 1 | INITX = 1 | INITX = 1 |  | INITX = 1 |  | INITX = 1 |
|  |  | - | - | - | - | SPL = 0 | SPL = 1 | SPL = 0 | SPL = 1 | - |
| F | WKUP enabled | Setting disabled | Setting disabled | Setting disabled | Maintain previous state | Maintain previous state | Maintain previous state | WKUP input enabled | Hi-Z / WKUP input enabled | GPIO selected |
|  | Analog input selected | $\mathrm{Hi}-\mathrm{Z}$ | Hi-Z / <br> Internal input fixed at "0" / Analog input enabled | Hi-Z / <br> Internal input fixed at "0" / Analog input enabled | Hi-Z / <br> Internal input fixed at "0" / Analog input enabled | Hi-Z / <br> Internal input fixed at "0" / Analog input enabled | Hi-Z / <br> Internal <br> input <br> fixed at <br> "0" / <br> Analog <br> input <br> enabled | Hi-Z / Internal input fixed at "0" / Analog input enabled | Hi-Z / <br> Internal input fixed at "0" / Analog input enabled | Hi-Z / <br> Internal input fixed at "0" / Analog input enabled |
|  | External interrupt enabled selected | Setting disabled | Setting disabled | Setting disabled | Maintain previous state | Maintain previous state | Maintain previous state | GPIO selected | Hi-Z / <br> Internal input fixed at "0" | GPIO selected |
|  | Resource other than above selected |  |  |  |  |  | Hi-Z / <br> Internal input fixed at "0" |  |  |  |
|  | GPIO selected |  |  |  |  |  |  | Maintain previous state |  | Maintain previous state |
| G | WKUP enabled | Setting disabled | Setting disabled | Setting disabled | Maintain previous state | Maintain previous state | Maintain previous state | WKUP input enabled | $\mathrm{Hi}-\mathrm{Z} /$ WKUP input enabled | GPIO selected |
|  | External interrupt enabled selected | Setting disabled | Setting disabled | Setting disabled | Maintain previous state | Maintain previous state | Maintain previous state | GPIO <br> selected | Hi-Z / <br> Internal input fixed at "0" | GPIO selected |
|  | Resource other than above selected | Hi-Z | Hi-Z / Input enabled | Hi-Z / Input enabled |  |  | Hi-Z / <br> Internal <br> input <br> fixed at <br> "0" |  |  |  |
|  | GPIO selected |  |  |  |  |  |  | Maintain previous state |  | Maintain previous state |
| H | External interrupt enabled selected | Setting disabled | Setting disabled | Setting disabled | Maintain previous state | Maintain previous state | Maintain previous state | GPIO selected | Hi-Z / <br> Internal <br> input <br> fixed <br> at "0" | GPIO selected |
|  | Resource other than above selected | $\mathrm{Hi}-\mathrm{Z}$ | Hi-Z / Input enabled | Hi-Z / Input enabled |  |  | $\mathrm{Hi}-\mathrm{Z} /$ <br> Internal <br> input <br> fixed <br> at " 0 " |  |  |  |
|  | GPIO selected |  |  |  |  |  |  | Maintain previous state |  | Maintain previous state |

MB9A110K Series

|  | Function group | Power-on reset or low-voltage detection state | INITX input state | Device internal reset state | Run mode or sleep mode state | Timer mode, RTC mode, or sleep mode state |  | Deep stand-by RTC mode or Deep stand-by STOP mode state |  | Return from Deep stand-by mode state |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Power supply unstable | Power supply stable |  | Power supply stable | Power supply stable |  | Power supply stable |  | Power supply stable |
|  |  | - | INITX = 0 | INITX = 1 | INITX = 1 | INITX = 1 |  | INITX = 1 |  | INITX = 1 |
|  |  | - | - | - | - | SPL $=0$ | SPL = 1 | SPL = 0 | SPL = 1 | - |
| I | Resource selected | Hi-Z | $\mathrm{Hi}-\mathrm{Z} /$ Input enabled | Hi-Z / Input enabled | Maintain previous state | Maintain previous state | Hi-Z / <br> Internal input fixed at "0" | GPIO selected | Hi-Z / <br> Internal input fixed at "0" | GPIO selected |
|  | GPIO selected |  |  |  |  |  |  | Maintain previous state |  | Maintain previous state |
| J | NMIX selected | Setting disabled | Setting disabled | Setting disabled | Maintain previous state | Maintain previous state | Maintain previous state | WKUP input enabled | Hi-Z / <br> WKUP <br> input <br> enabled | GPIO selected |
|  | Resource other than above selected | Hi-Z | Hi-Z / Input enabled | Hi-Z / Input enabled |  |  | Hi-Z / <br> Internal input fixed at "0" |  |  |  |
|  | GPIO selected |  |  |  |  |  |  |  |  | Maintain previous state |
| K | Analog input selected | Hi-Z | Hi-Z / <br> Internal input fixed at "0" / Analog input enabled | Hi-Z / <br> Internal input fixed at "0" / Analog input enabled | Hi-Z / <br> Internal input fixed at "0" / Analog input enabled | Hi-Z / <br> Internal input fixed at "0" / Analog input enabled | Hi-Z / <br> Internal <br> input <br> fixed at <br> "0" / <br> Analog <br> input <br> enabled | Hi-Z / <br> Internal <br> input <br> fixed at <br> " 0 " / <br> Analog <br> input <br> enabled | Hi-Z / <br> Internal <br> input <br> fixed at <br> "0" / <br> Analog <br> input <br> enabled | Hi-Z / <br> Internal input fixed at "0" / Analog input enabled |
|  | Resource other than above selected | Setting disabled | Setting disabled | Setting disabled | Maintain previous state | Maintain previous state | Hi-Z / <br> Internal input fixed at "0" | GPIO selected | Hi-Z / <br> Internal input fixed at "0" | GPIO selected |
|  | GPIO selected |  |  |  |  |  |  | Maintain previous state |  | Maintain previous state |
| L | Analog input selected | Hi-Z | Hi-Z / <br> Internal input fixed at "0" / Analog input enabled | Hi-Z / <br> Internal input fixed at "0" / Analog input enabled | Hi-Z / <br> Internal input fixed at "0" / Analog input enabled | Hi-Z / <br> Internal input fixed at "0" / Analog input enabled | Hi-Z / <br> Internal <br> input <br> fixed at <br> "0" / <br> Analog <br> input <br> enabled | Hi-Z I <br> Internal <br> input <br> fixed at <br> "0" / <br> Analog <br> input <br> enabled | Hi-Z / <br> Internal <br> input <br> fixed at <br> "0" / <br> Analog <br> input <br> enabled | Hi-Z / <br> Internal input fixed at "0" / Analog input enabled |
|  | External interrupt enabled selected | Setting disabled | Setting disabled | Setting disabled | Maintain previous state | Maintain previous state | Maintain previous state | GPIO selected | Hi-Z / <br> Internal input fixed at "0" | GPIO selected |
|  | Resource other than above selected |  |  |  |  |  | Hi-Z / <br> Internal input fixed at "0" |  |  |  |
|  | GPIO selected |  |  |  |  |  |  | Maintain previous state |  | Maintain previous state |


|  | Function group | Power-on reset or low-voltage detection state | INITX input state | Device internal reset state | Run mode or sleep mode state | Timer mode, RTC mode, or sleep mode state |  | Deep stand-by RTC mode or Deep stand-by STOP mode state |  | Return from Deep stand-by mode state |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Power supply unstable | Power supply stable |  | Power supply stable | Power supply stable |  | Power supply stable |  | Power supply stable |
|  |  | - | INITX = 0 | INITX = 1 | INITX = 1 | INITX = 1 |  | INITX = 1 |  | INITX = 1 |
|  |  | - | - | - | - | SPL = 0 | SPL = 1 | SPL = 0 | SPL = 1 | - |
| M | GPIO selected | Setting disabled | Setting disabled | Setting disabled | Maintain previous state | Maintain previous state | Hi-Z / <br> Internal input fixed at "0" | Maintain previous state | Hi-Z / <br> Internal input fixed at "0" | Maintain previous state |
|  | Sub crystal oscillator input pin | Input enabled | Input enabled | Input enabled | Input enabled | Input enabled | Input enabled | Input enabled | Input enabled | Input enabled |
| N | GPIO selected | Setting disabled | Setting disabled | Setting disabled | Maintain previous state | Maintain previous state | Hi-Z / <br> Internal input fixed at "0" | Maintain previous state | Hi-Z / <br> Internal input fixed at "0" | Maintain previous state |
|  | Sub crystal oscillator output pin | Hi-Z/ <br> Internal input fixed at "0"/ or Input enable | Hi-Z / <br> Internal input fixed at "0" | Hi-Z / <br> Internal input fixed at "0" | Maintain previous state | Maintain previous state When oscillation stop ${ }^{[2]}$, Hi-Z/ Internal input fixed at "0" | Maintain previous state When oscillation stop ${ }^{[2]}$, Hi-Z/ Internal input fixed at "0" | Maintain <br> previous <br> state <br> When <br> oscillation <br> stop ${ }^{[2]}$, <br> Hi-Z/ <br> Internal <br> input <br> fixed <br> at "0" | Maintain previous state <br> When oscillation stop ${ }^{[2]}$, Hi-ZI <br> Internal input fixed at "0" | Maintain previous state When oscillation stop ${ }^{[2]}$, Hi-Z/ Internal input fixed at "0" |
| 0 | GPIO selected | $\mathrm{Hi}-\mathrm{Z}$ | Hi-Z / Input enabled | Hi-Z / Input enabled | Maintain previous state | Maintain previous state | Hi-Z / <br> Internal <br> input <br> fixed <br> at "0" | Maintain previous state | Hi-Z / <br> Internal <br> input <br> fixed <br> at "0" | Maintain previous state |
| P | Mode input pin | Input enabled | Input enabled | Input enabled | Input enabled | Input enabled | Input enabled | Input enabled | Input enabled | Input enabled |
|  | GPIO selected | Setting disabled | Setting disabled | Setting disabled | Maintain previous state | Maintain previous state | Hi-Z / Input enabled | Maintain previous state | Hi-Z / Input enabled | Maintain previous state |

[1]: Oscillation is stopped at sub timer mode, low-speed CR timer mode, RTC mode, stop mode, deep stand-by RTC mode, and deep stand-by stop mode.
[2]: Oscillation is stopped at stop mode and deep stand-by stop mode

## 12. Electrical Characteristics

12.1 Absolute Maximum Ratings

| Parameter | Symbol | Rating |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max |  |  |
| Power supply voltage ${ }^{[1],}$, [2] | Vcc | Vss - 0.5 | Vss + 6.5 | V |  |
| Analog power supply voltage ${ }^{[1],[3]}$ | AVcc | Vss - 0.5 | Vss + 6.5 | V |  |
| Analog reference voltage ${ }^{[1],[3]}$ | AVRH | Vss - 0.5 | Vss + 6.5 | V |  |
| Input voltage | $V_{1}$ | Vss - 0.5 | $\begin{aligned} & \begin{array}{l} \mathrm{Vcc}+0.5 \\ (\leq 6.5 \mathrm{~V}) \end{array} \\ & \hline \end{aligned}$ | V |  |
|  |  | Vss - 0.5 | Vss + 6.5 | V | 5 V tolerant |
| Analog pin input voltage | $V_{\text {IA }}$ | Vss - 0.5 | $\begin{aligned} & \text { AVcc + } 0.5 \\ & (\leq 6.5 \mathrm{~V}) \\ & \hline \end{aligned}$ | V |  |
| Output voltage | Vo | Vss - 0.5 | $\begin{aligned} & \mathrm{Vcc}+0.5 \\ & (\leq 6.5 \mathrm{~V}) \end{aligned}$ | V |  |
| Clamp maximum current | Itlamp | -2 | +2 | mA | [7] |
| Clamp total maximum current | $\Sigma$ [ICLAMP] |  | +20 | mA | [7] |
| "L" level maximum output current ${ }^{[4]}$ | IoL | - | 10 | mA | 4 mA type |
|  |  |  | 20 | mA | 12 mA type |
|  |  |  | 39 | mA | P80, P81 |
| "L" level average output current ${ }^{[5]}$ | Iolav | - | 4 | mA | 4 mA type |
|  |  |  | 12 | mA | 12 mA type |
|  |  |  | 18.5 | mA | P80, P81 |
| "L" level total maximum output current | $\sum \mathrm{loL}$ | - | 100 | mA |  |
| "L" level total average output current ${ }^{[6]}$ | $\sum \mathrm{lolav}$ | - | 50 | mA |  |
| " H " level maximum output current ${ }^{[4]}$ | Іон | - | -10 | mA | 4 mA type |
|  |  |  | - 20 | mA | 12 mA type |
|  |  |  | -39 | mA | P80, P81 |
| " H " level average output current ${ }^{[5]}$ | Iohav | - | -4 | mA | 4 mA type |
|  |  |  | -12 | mA | 12 mA type |
|  |  |  | -20.5 | mA | P80, P81 |
| " H " level total maximum output current | $\sum \mathrm{IOH}$ | - | -100 | mA |  |
| " H " level total average output current ${ }^{[6]}$ | $\sum \mathrm{I}_{\text {ohav }}$ | - | - 50 | mA |  |
| Power consumption | $\mathrm{P}_{\mathrm{D}}$ | - | 300 | mW |  |
| Storage temperature | $\mathrm{T}_{\text {STG }}$ | -55 | +150 | ${ }^{\circ} \mathrm{C}$ |  |

[1]: These parameters are based on the condition that $\mathrm{V}_{\mathrm{ss}}=\mathrm{AV}$ ss $=0.0 \mathrm{~V}$.
[2]: Vcc must not drop below Vss - 0.5 V .
[3]: Ensure that the voltage does not to exceed $\mathrm{Vcc}+0.5 \mathrm{~V}$, for example, when the power is turned on.
[4]: The maximum output current is the peak value for a single pin.
[5]: The average output is the average current for a single pin over a period of 100 ms .
[6]: The total average output current is the average current for all pins over a period of 100 ms .

MB9A110K Series
[7]:
■See "4. List of Pin Functions" and "5. I/O Circuit Type" about +B input available pin.
■Use within recommended operating conditions.
■Use at DC voltage (current) the +B input.
-The +B signal should always be applied a limiting resistance placed between the +B signal and the device.
-The value of the limiting resistance should be set so that when the +B signal is applied the input current to the device pin does not exceed rated values, either instantaneously or for prolonged periods.

■ Note that when the device drive current is low, such as in the low-power consumption modes, the +B input potential may pass through the protective diode and increase the potential at the VCC and AVCC pin, and this may affect other devices.

■ Note that if $a+B$ signal is input when the device power supply is off (not fixed at 0 V ), the power supply is provided from the pins, so that incomplete operation may result.
The following is a recommended circuit example (I/O equivalent circuit).


## WARNING:

Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings.

MB9A110K Series

### 12.2 Recommended Operating Conditions

| Parameter |  |  |  |  | $(\mathrm{Vss}=\mathrm{AVss}=0.0 \mathrm{~V})$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Symbol | Conditions | Value |  | Unit | Remarks |
|  |  |  | Min | Max |  |  |
| Power supply voltage | Vcc | - | $2.7{ }^{[2]}$ | 5.5 | V |  |
| Analog power supply voltage | AVcc | - | 2.7 | 5.5 | V | $\mathrm{AVcc}=\mathrm{Vcc}$ |
| Analog reference voltage | AVRH | - | 2.7 | AVcc | V |  |
| Smoothing capacitor | Cs | - | 1 | 10 | $\mu \mathrm{F}$ | For built-in regulator ${ }^{[1]}$ |
| Operating temperature | Ta | - | - 40 | + 105 | ${ }^{\circ} \mathrm{C}$ |  |

[1]: See "C Pin" in "7. Handling Devices" for the connection of the smoothing capacitor.
[2]: In between less than the minimum power supply voltage and low voltage reset/interrupt detection voltage or more, instruction execution and low voltage detection function by built-in High-speed CR (including Main PLL is used) or built-in Low-speed CR is possible to operate only.

## WARNING:

The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges.
Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure. No warranty is made with respect to uses, operating conditions, or combinations not represented on the datasheet. Users considering application outside the listed conditions are advised to contact their representatives beforehand.

MB9A110K Series

### 12.3 DC Characteristics

### 12.3.1 Current Rating

$$
\left(\mathrm{Vcc}=\mathrm{AVcc}=2.7 \mathrm{~V} \text { to } 5.5 \mathrm{~V}, \mathrm{Vss}=\mathrm{AVss}=0 \mathrm{~V}, \mathrm{Ta}=-40^{\circ} \mathrm{C} \text { to }+105^{\circ} \mathrm{C}\right)
$$

| Parameter | Symbol | Pin name | Conditions |  | Value |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Typ ${ }^{[3]}$ | Max ${ }^{[4]}$ |  |  |
| RUN mode current | Icc | VCC | PLL <br> RUN mode | CPU : 40 MHz , <br> Peripheral : 40 MHz , <br> MainFlash 0 Wait <br> FRWTR.RWT $=00$ <br> FSYNDN.SD $=000$ | 32 | 41 | mA | [1]. [5] |
|  |  |  |  | CPU : 40 MHz , <br> Peripheral : 40 MHz , <br> MainFlash 3 Wait <br> FRWTR.RWT $=00$ <br> FSYNDN.SD $=011$ | 21 | 28 | mA | [1]. [5] |
|  |  |  | High-speed CR <br> RUN mode | $\begin{aligned} & \text { CPU/ Peripheral : } 4 \mathrm{MHz}^{[2]} \\ & \text { MainFlash 0 Wait } \\ & \text { FRWTR.RWT }=00 \\ & \text { FSYNDN.SD }=000 \end{aligned}$ | 3.9 | 7.7 | mA | [1] |
|  |  |  | Sub <br> RUN mode | $\begin{aligned} & \hline \text { CPU/ Peripheral : } 32 \mathrm{kHz} \\ & \text { MainFlash 0 Wait } \\ & \text { FRWTR.RWT }=00 \\ & \text { FSYNDN.SD }=000 \\ & \hline \end{aligned}$ | 0.15 | 3.2 | mA | [1]. [6] |
|  |  |  | Low-speed CR <br> RUN mode | ```CPU/ Peripheral : 100 kHz MainFlash 0 Wait FRWTR.RWT \(=00\) FSYNDN.SD \(=000\)``` | 0.2 | 3.3 | mA | [1] |
| SLEEP mode current | Iccs |  | PLL SLEEP mode | Peripheral : 40 MHz | 10 | 15 | mA | [1]. [5] |
|  |  |  | High-speed CR SLEEP mode | Peripheral : $4 \mathrm{MHz}{ }^{[2]}$ | 1.2 | 4.4 | mA | [1] |
|  |  |  | Sub SLEEP mode | Peripheral : 32 kHz | 0.1 | 3.1 | mA | [1]. [6] |
|  |  |  | Low-speed CR SLEEP mode | Peripheral : 100 kHz | 0.1 | 3.1 | mA | [1] |

[1]: When all ports are fixed.
[2]: When setting it to 4 MHz by trimming.
[3]: $\mathrm{Ta}=+25^{\circ} \mathrm{C}, \mathrm{Vcc}=5.5 \mathrm{~V}$
[4]: Ta=+105 ${ }^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{cc}}=5.5 \mathrm{~V}$
[5]: When using the crystal oscillator of 4 MHz (Including the current consumption of the oscillation circuit)
[6]: When using the crystal oscillator of 32 kHz (Including the current consumption of the oscillation circuit)

MB9A110K Series
$\left(\mathrm{Vcc}=\mathrm{AVcc}=2.7 \mathrm{~V}\right.$ to 5.5 V , $\mathrm{USBVcc}=3.0 \mathrm{~V}$ to $3.6 \mathrm{~V}, \mathrm{Vss}=\mathrm{AVss}=0 \mathrm{~V}, \mathrm{Ta}=-40^{\circ} \mathrm{C}$ to $\left.+105^{\circ} \mathrm{C}\right)$

[1]: When all ports are fixed.
[2]: $\mathrm{V}_{\mathrm{cc}}=5.5 \mathrm{~V}$
[3]: When using the crystal oscillator of 4 MHz (Including the current consumption of the oscillation circuit)
[4]: When using the crystal oscillator of 32 kHz (Including the current consumption of the oscillation circuit)

MB9A110K Series
Embedded in Tomorrow ${ }^{*}$

## Low-voltage detection current

$$
\left(\mathrm{V} \mathrm{Cc}=2.7 \mathrm{~V} \text { to } 5.5 \mathrm{~V}, \mathrm{~V} \mathrm{Ss}=0 \mathrm{~V}, \mathrm{Ta}=-40^{\circ} \mathrm{C} \text { to }+105^{\circ} \mathrm{C}\right)
$$

| Parameter | Symbol | Pin <br> name | Conditions | Value |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Max |  |  |
| Low-voltage detection circuit (LVD) power supply current | $\mathrm{I}_{\text {CLIVD }}$ | VCC | At operation for interrupt $\mathrm{Vcc}=5.5 \mathrm{~V}$ | 4 | 7 | $\mu \mathrm{A}$ | At not detect |

## Flash memory current

$\left(\mathrm{V} \mathrm{cc}=2.7 \mathrm{~V}\right.$ to $5.5 \mathrm{~V}, \mathrm{~V} s \mathrm{Ss}=0 \mathrm{~V}, \mathrm{Ta}=-40^{\circ} \mathrm{C}$ to $\left.+105^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | $\begin{gathered} \text { Pin } \\ \text { name } \end{gathered}$ | Conditions | Value |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Max |  |  |
| Flash memory | $\mathrm{I}_{\text {ccflash }}$ | VCC | MainFlash At Write/Erase | 11.4 | 13.1 | mA |  |
| Current |  |  | WorkFlash At Write/Erase | 11.4 | 13.1 | mA |  |

A/D converter current

$$
\left(\mathrm{V} C \mathrm{CC}=\mathrm{AV} \mathrm{CC}=2.7 \mathrm{~V} \text { to } 5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{AV} \mathrm{SS}=\mathrm{AVRL}=0 \mathrm{~V}, \mathrm{Ta}=-40^{\circ} \mathrm{C} \text { to }+105^{\circ} \mathrm{C}\right)
$$

| Parameter | Symbol | Pin name | Conditions | Value |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Max |  |  |
| Power supply current | $I_{\text {ccad }}$ | AVCC | At 1 unit operation | 0.57 | 0.72 | mA |  |
|  |  |  | At stop | 0.06 | 20 | $\mu \mathrm{A}$ |  |
| Reference power supply current | $\mathrm{I}_{\text {ccavrh }}$ | AVRH | At 1 unit operation AVRH=5.5 V | 1.1 | 1.96 | mA |  |
|  |  |  | At stop | 0.06 | 4 | $\mu \mathrm{A}$ |  |

MB9A110K Series
12.3.2 Pin Characteristics
$\left(\mathrm{Vcc}=\mathrm{AVcc}=2.7 \mathrm{~V}\right.$ to $5.5 \mathrm{~V}, \mathrm{Vss}=\mathrm{AVss}=0 \mathrm{~V}, \mathrm{Ta}=-40^{\circ} \mathrm{C}$ to $\left.+105^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Pin name | Conditions | Value |  |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ | Max |  |  |
| " H " level input voltage (hysteresis input) | $\mathrm{V}_{\text {IHS }}$ | CMOS <br> hysteresis input pin, MDO, MD1 | - | $\mathrm{Vcc} \times 0.8$ | - | $\mathrm{Vcc}+0.3$ | V |  |
|  |  | 5 V tolerant input pin | - | $\mathrm{Vcc} \times 0.8$ | - | Vss +5.5 | V |  |
| "L" level input voltage (hysteresis input) | VILS | CMOS <br> hysteresis input pin, MDO, MD1 | - | Vss - 0.3 | - | $\mathrm{Vcc} \times 0.2$ | V |  |
|  |  | 5V tolerant input pin | - | Vss - 0.3 | - | $\mathrm{Vcc} \times 0.2$ | V |  |
| "H" level output voltage | $\mathrm{V}_{\text {OH }}$ | $\begin{aligned} & 4 \mathrm{~mA} \\ & \text { type } \end{aligned}$ | $\begin{aligned} & \mathrm{Vcc} \geq 4.5 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA} \\ & \hline \mathrm{Vcc}<4.5 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{OH}}=-2 \mathrm{~mA} \\ & \hline \end{aligned}$ | Vcc-0.5 | - | Vcc | V |  |
|  |  | $\begin{aligned} & 12 \mathrm{~mA} \\ & \text { type } \end{aligned}$ | $\begin{aligned} & \mathrm{VCC} \geq 4.5 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA} \\ & \hline \mathrm{Vcc}<4.5 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{OH}}=-8 \mathrm{~mA} \end{aligned}$ | Vcc-0.5 | - | Vcc | V |  |
|  |  | P80/P81 | $\begin{array}{\|l} \hline \mathrm{Vcc} \geq 4.5 \mathrm{~V} \\ \mathrm{I}_{\mathrm{OH}}=-20.5 \mathrm{~mA} \\ \hline \mathrm{Vcc}<4.5 \mathrm{~V} \\ \mathrm{I}_{\mathrm{OH}}=-13.0 \mathrm{~mA} \\ \hline \end{array}$ | Vcc-0.4 | - | Vcc | V |  |
| "L" level output voltage | VoL | 4mA type | $\begin{aligned} & \mathrm{Vcc} \geq 4.5 \mathrm{~V} \\ & \mathrm{l}_{\mathrm{OL}}=4 \mathrm{~mA} \\ & \hline \mathrm{Vcc}<4.5 \mathrm{~V} \\ & \mathrm{l}_{\mathrm{OL}}=2 \mathrm{~mA} \\ & \hline \end{aligned}$ | Vss | - | 0.4 | V |  |
|  |  | 12mA type | $\begin{array}{\|l} \hline \mathrm{Vcc} \geq 4.5 \mathrm{~V} \\ \mathrm{loL}=12 \mathrm{~mA} \\ \hline \mathrm{Vcc}<4.5 \mathrm{~V} \\ \mathrm{l} \mathrm{lo}=8 \mathrm{~mA} \\ \hline \end{array}$ | Vss | - | 0.4 | V |  |
|  |  | P80/P81 | $\begin{array}{\|l\|l} \hline \mathrm{Vcc} \geq 4.5 \mathrm{~V} \\ \mathrm{I}_{\mathrm{OL}}=18.5 \mathrm{~mA} \\ \hline \mathrm{Vcc}<4.5 \mathrm{~V} \\ \mathrm{I}_{\mathrm{OL}}=10.5 \mathrm{~mA} \\ \hline \end{array}$ | Vss | - | 0.4 | V |  |
| Input leak current | IL | - | - | -5 | - | +5 | $\mu \mathrm{A}$ |  |
| Pull-up resistance value | $\mathrm{R}_{\mathrm{PU}}$ | Pull-up pin | $\mathrm{Vcc} \geq 4.5 \mathrm{~V}$ | 25 | 50 | 100 | $\mathrm{k} \Omega$ |  |
|  |  |  | $\mathrm{Vcc}<4.5 \mathrm{~V}$ | 30 | 80 | 200 |  |  |
| Input capacitance | $\mathrm{CIIN}^{\text {N }}$ | Other than <br> VCC, <br> VSS, <br> AVCC, <br> AVSS, AVRH | - | - | 5 | 15 | pF |  |

MB9A110K Series
Embedded in Tomorrow *

### 12.4 AC Characteristics

### 12.4.1 Main Clock Input Characteristics

$\left(\mathrm{Vcc}=2.7 \mathrm{~V}\right.$ to 5.5 V , $\mathrm{Vss}=0 \mathrm{~V}, \mathrm{Ta}=-40^{\circ} \mathrm{C}$ to $\left.+105^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Pin name | Conditions | Value |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Max |  |  |
| Input frequency | $\mathrm{F}_{\text {ch }}$ | $\begin{aligned} & \mathrm{X0} \\ & \mathrm{X} 1 \end{aligned}$ | $\mathrm{Vcc} \geq 4.5 \mathrm{~V}$ | 4 | 48 | MHz | When crystal oscillator is connected |
|  |  |  | $\mathrm{Vcc}<4.5 \mathrm{~V}$ | 4 | 20 |  |  |
|  |  |  | $\mathrm{Vcc} \geq 4.5 \mathrm{~V}$ | 4 | 48 | MHz | When using external clock |
|  |  |  | $\mathrm{Vcc}<4.5 \mathrm{~V}$ | 4 | 20 |  |  |
| Input clock cycle | $\mathrm{t}_{\text {cyL }}$ |  | $\mathrm{Vcc} \geq 4.5 \mathrm{~V}$ | 20.83 | 250 | ns | When using external clock |
|  |  |  | $\mathrm{Vcc}<4.5 \mathrm{~V}$ | 50 | 250 |  |  |
| Input clock pulse width | - |  | PWH/tCYLH PWL/tCYLH | 45 | 55 | \% | When using external clock |
| Input clock rise time and fall time | $\begin{aligned} & \mathrm{t}_{\mathrm{CFF},} \\ & \mathrm{t}_{\mathrm{CR}} \\ & \hline \end{aligned}$ |  | - | - | 5 | ns | When using external clock |
| Internal operating clock frequency ${ }^{[1]}$ | $\mathrm{F}_{\mathrm{CM}}$ | - | - | - | 42 | MHz | Master clock |
|  | $\mathrm{F}_{\mathrm{cc}}$ | - | - | - | 42 | MHz | Base clock (HCLK/FCLK) |
|  | $\mathrm{F}_{\text {CPO }}$ | - | - | - | 42 | MHz | APB0 bus clock ${ }^{[2]}$ |
|  | $\mathrm{F}_{\mathrm{CP} 1}$ | - | - | - | 42 | MHz | APB1 bus clock ${ }^{[2]}$ |
|  | $\mathrm{F}_{\mathrm{CP} 2}$ | - | - | - | 42 | MHz | APB2 bus clock ${ }^{[2]}$ |
| Internal operating clock cycle time ${ }^{[1]}$ | $\mathrm{t}_{\text {cycc }}$ | - | - | 23.8 | - | ns | Base clock (HCLK/FCLK) |
|  | $\mathrm{t}_{\text {cYCP0 }}$ | - | - | 23.8 | - | ns | APB0 bus clock ${ }^{[2]}$ |
|  | $\mathrm{t}_{\mathrm{CYCP} 1}$ | - | - | 23.8 | - | ns | APB1 bus clock ${ }^{[2]}$ |
|  | $\mathrm{t}_{\mathrm{CYCP} 2}$ | - | - | 23.8 | - | ns | APB2 bus clock ${ }^{[2]}$ |

[1]: For more information about each internal operating clock, see "Chapter 2-1: Clock" in "FM3 Family Peripheral Manual".
[2]: For about each APB bus which each peripheral is connected to, see "8. Block Diagram" in this datasheet.


### 12.4.2 Sub Clock Input Characteristics

$\left(\mathrm{Vcc}=2.7 \mathrm{~V}\right.$ to 5.5 V , $\mathrm{Vss}=0 \mathrm{~V}, \mathrm{Ta}=-40^{\circ} \mathrm{C}$ to $\left.+105^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Pin name | Conditions | Value |  |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ | Max |  |  |
| Input frequency | 1/t tcylu | $\begin{aligned} & \mathrm{XOA} \\ & \mathrm{X1A} \end{aligned}$ | - | - | 32.768 | - | kHz | When crystal oscillator is connected |
|  |  |  | - | 32 | - | 100 | kHz | When using external clock |
| Input clock cycle | tcyll |  | - | 10 | - | 31.25 | $\mu \mathrm{s}$ | When using external clock |
| Input clock pulse width | - |  | PWH/tCYLL PWL/tcYLL | 45 | - | 55 | \% | When using external clock |



### 12.4.3 Internal CR Oscillation Characteristics

High-speed internal CR
$\left(\mathrm{Vcc}=2.7 \mathrm{~V}\right.$ to $5.5 \mathrm{~V}, \mathrm{Vss}=0 \mathrm{~V}, \mathrm{Ta}=-40^{\circ} \mathrm{C}$ to $\left.+105^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Conditions | Value |  |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |  |
| Clock frequency | $\mathrm{F}_{\text {CRH }}$ | $\mathrm{Ta}=+25^{\circ} \mathrm{C}$ | 3.96 | 4 | 4.04 | MHz | When trimming ${ }^{[1]}$ |
|  |  | $\mathrm{Ta}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 3.84 | 4 | 4.16 |  |  |
|  |  | $\mathrm{Ta}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 3.8 | 4 | 4.2 |  |  |
|  |  | $\mathrm{Ta}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 3 | 4 | 5 |  | When not trimming |
| Frequency stability time | $\mathrm{t}_{\text {CRWT }}$ | - | - | - | 90 | $\mu \mathrm{s}$ | [2] |

[1]: In the case of using the values in CR trimming area of Flash memory at shipment for frequency trimming.
[2]: Frequency stable time is time to stable of the frequency of the High-speed CR.
clock after the trim value is set. After setting the trim value, the period when the frequency stability time passes can use the High-speed CR clock as a source clock.

Low-speed internal CR

$$
\left(\mathrm{Vcc}=2.7 \mathrm{~V} \text { to } 5.5 \mathrm{~V}, \mathrm{Vss}=0 \mathrm{~V}, \mathrm{Ta}=-40^{\circ} \mathrm{C} \text { to }+105^{\circ} \mathrm{C}\right)
$$

| Parameter | Symbol | Conditions | Value |  |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |  |
| Clock frequency | $\mathrm{F}_{\text {CRL }}$ | - | 50 | 100 | 150 | kHz |  |

MB9A110K Series
12.4.4 Operating Conditions of Main PLL (In the case of using main clock for input of PLL)
$\left(\mathrm{Vcc}=2.7 \mathrm{~V}\right.$ to $5.5 \mathrm{~V}, \mathrm{Vss}=0 \mathrm{~V}, \mathrm{Ta}=-40^{\circ} \mathrm{C}$ to $\left.+105^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Value |  |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |
| PLL oscillation stabilization wait time ${ }^{[1]}$ (LOCK UP time) | $\mathrm{t}_{\text {Lock }}$ | 100 | - | - | $\mu \mathrm{S}$ |  |
| PLL input clock frequency | $\mathrm{F}_{\text {PLII }}$ | 4 | - | 16 | MHz |  |
| PLL multiple rate | - | 13 | - | 75 | multiple |  |
| PLL macro oscillation clock frequency | FPLIO | 200 | - | 300 | MHz |  |
| Main PLL clock frequency ${ }^{[2]}$ | $\mathrm{F}_{\text {CLKPLL }}$ | - | - | 40 | MHz |  |

[1]: Time from when the PLL starts operating until the oscillation stabilizes.
[2]: For more information about Main PLL clock (CLKPLL), see "Chapter 2-1: Clock" in "FM3 Family Peripheral Manual".
[3]: For more information about USB clock, see "Chapter 2-2: USB Clock Generation" in "FM3 Family Peripheral Manual Communication Macro Part".

### 12.4.5 Operating Conditions of Main PLL (In the case of using high-speed internal CR)

$\left(\mathrm{Vcc}=2.7 \mathrm{~V}\right.$ to $5.5 \mathrm{~V}, \mathrm{Vss}=0 \mathrm{~V}, \mathrm{Ta}=-40^{\circ} \mathrm{C}$ to $\left.+105^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Value |  |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |
| PLL oscillation stabilization wait time ${ }^{[1]}$ (LOCK UP time) | tıock | 100 | - | - | $\mu \mathrm{S}$ |  |
| PLL input clock frequency | $\mathrm{F}_{\text {PLII }}$ | 3.8 | 4 | 4.2 | MHz |  |
| PLL multiple rate | - | 50 | - | 71 | multiple |  |
| PLL macro oscillation clock frequency | $\mathrm{F}_{\text {PLIO }}$ | 190 | - | 300 | MHz |  |
| Main PLL clock frequency ${ }^{[2]}$ | $\mathrm{F}_{\text {CLKPLL }}$ | - | - | 42 | MHz |  |

[1]: Time from when the PLL starts operating until the oscillation stabilizes.
[2]: For more information about Main PLL clock (CLKPLL), see "Chapter 2-1: Clock" in "FM3 Family Peripheral Manual".
When setting PLL multiple rate, please take the accuracy of the built-in high-speed CR clock into account and prevent the master clock from exceeding the maximum frequency.

## Main PLL connection



MB9A110K Series
Embedded in Tomorrow
12.4.6 Reset Input Characteristics
$\left(\mathrm{Vcc}=2.7 \mathrm{~V}\right.$ to $5.5 \mathrm{~V}, \mathrm{Vss}=0 \mathrm{~V}, \mathrm{Ta}=-40^{\circ} \mathrm{C}$ to $\left.+105^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Pin name | Conditions | Value |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Max |  |  |
| Reset input time | tinitx | INITX | - | 500 | - | ns |  |

12.4.7 Power-on Reset Timing
$\left(\mathrm{Vcc}=2.7 \mathrm{~V}\right.$ to 5.5 V , $\mathrm{Vss}=0 \mathrm{~V}, \mathrm{Ta}=-40^{\circ} \mathrm{C}$ to $\left.+105^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Pin name | Value |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max |  |  |
| Power supply rising time | Tr | VCC | 0 | - | ms |  |
| Power supply shut down time | Toff |  | 1 | - | ms |  |
| Time until releasing Power-on reset | Tprt |  | 0.66 | 0.89 | ms |  |



Glossary
VCC_minimum : Minimum Vcc of recommended operating conditions
VDH_minimum : Minimum release voltage of Low-Voltage detection reset.
See "12.6. Low-Voltage Detection Characteristics"

MB9A110K Series
Embedded in Tomorrow
12.4.8 Base Timer Input Timing

Timer input timing

$$
\left(\mathrm{Vcc}=2.7 \mathrm{~V} \text { to } 5.5 \mathrm{~V}, \mathrm{Vss}=0 \mathrm{~V}, \mathrm{Ta}=-40^{\circ} \mathrm{C} \text { to }+105^{\circ} \mathrm{C}\right)
$$

| Parameter | Symbol | Pin name | Conditions | Value |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Max |  |  |
| Input pulse width | $\mathrm{t}_{\text {tiwh }}$ $t_{\text {tiw }}$ | TIOAn/TIOBn (when using as ECK, TIN) | - | $2 \mathrm{tcycp}^{\text {c }}$ | - | ns |  |



## Trigger input timing

$\left(\mathrm{Vcc}=2.7 \mathrm{~V}\right.$ to 5.5 V , $\mathrm{Vss}=0 \mathrm{~V}, \mathrm{Ta}=-40^{\circ} \mathrm{C}$ to $\left.+105^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Pin name | Conditions | Value |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Max |  |  |
| Input pulse width | $\mathrm{t}_{\text {TRGH }}$ $\mathrm{t}_{\text {tRGL }}$ | TIOAn/TIOBn (when using as TGIN) | - | 2 tcycp | - | ns |  |

$\square$

Note: tcycp indicates the APB bus clock cycle time.
About the APB bus number which Base Timer is connected to, see " 8 . Block Diagram" in this datasheet.

### 12.4.9 CSIO/UART Timing

$\operatorname{CSIO}(S P I=0, S C I N V=0)$
$\left(\mathrm{Vcc}=2.7 \mathrm{~V}\right.$ to $5.5 \mathrm{~V}, \mathrm{Vss}=0 \mathrm{~V}, \mathrm{Ta}=-40^{\circ} \mathrm{C}$ to $\left.+105^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Pinname | Conditions | Vcc<4.5 V |  | Vcc $\geq 4.5 \mathrm{~V}$ |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Max | Min | Max |  |
| Serial clock cycle time | $\mathrm{t}_{\text {scyc }}$ | SCKx | Master mode | 4tcycp | - | 4tcycp | - | ns |
| SCK $\downarrow \rightarrow$ SOT delay time | tslovi | $\begin{aligned} & \text { SCKx } \\ & \text { SOTx } \end{aligned}$ |  | -30 | +30 | - 20 | + 20 | ns |
| SIN $\rightarrow$ SCK $\uparrow$ setup time | tivsh | $\begin{aligned} & \text { SCKx } \\ & \text { SINx } \end{aligned}$ |  | 50 | - | 30 | - | ns |
| SCK $\uparrow \rightarrow$ SIN hold time | $\mathrm{t}_{\text {SHIXI }}$ | $\begin{aligned} & \text { SCKx } \\ & \text { SINx } \end{aligned}$ |  | 0 | - | 0 | - | ns |
| Serial clock "L" pulse width | $\mathrm{t}_{\text {sLSH }}$ | SCKx | Slave mode | 2tcycp - 10 | - | 2tcycp - 10 | - | ns |
| Serial clock "H" pulse width | $\mathrm{t}_{\text {SHSL }}$ | SCKx |  | tcycp + 10 | - | tcycp + 10 | - | ns |
| SCK $\downarrow \rightarrow$ SOT delay time | tslove | $\begin{aligned} & \hline \text { SCKx } \\ & \text { SOTx } \end{aligned}$ |  | - | 50 | - | 30 | ns |
| SIN $\rightarrow$ SCK $\uparrow$ setup time | $\mathrm{t}_{\text {IVSHE }}$ | $\begin{aligned} & \text { SCKx } \\ & \text { SINx } \\ & \hline \end{aligned}$ |  | 10 | - | 10 | - | ns |
| SCK $\uparrow \rightarrow$ SIN hold time | $\mathrm{t}_{\text {SHIXE }}$ | $\begin{aligned} & \text { SCKx } \\ & \text { SINx } \end{aligned}$ |  | 20 | - | 20 | - | ns |
| SCK fall time | tF | SCKx |  | - | 5 | - | 5 | ns |
| SCK rise time | tR | SCKx |  | - | 5 | - | 5 | ns |

## Notes:

■The above characteristics apply to CLK synchronous mode.
■tcycp indicates the APB bus clock cycle time.
About the APB bus number which Multi-function Serial is connected to, see " 8 . Block Diagram" in this datasheet.
-These characteristics only guarantee the same relocate port number.
For example, the combination of SCKx_0 and SOTx_1 is not guaranteed.
■When the external load capacitance $=30 \mathrm{pF}$.


CSIO (SPI = 0, SCINV = 1)
$\left(\mathrm{Vcc}=2.7 \mathrm{~V}\right.$ to 5.5 V , $\mathrm{Vss}=0 \mathrm{~V}, \mathrm{Ta}=-40^{\circ} \mathrm{C}$ to $\left.+105^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Pin name | Conditions | Vcc < 4.5 V |  | Vcc $\geq 4.5 \mathrm{~V}$ |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Max | Min | Max |  |
| Serial clock cycle time | $\mathrm{t}_{\text {scyc }}$ | SCKx | Master mode | 4tcycp | - | 4tcycp | - | ns |
| SCK $\uparrow \rightarrow$ SOT delay time | tshovi | $\begin{aligned} & \text { SCKx } \\ & \text { SOTx } \end{aligned}$ |  | -30 | +30 | - 20 | + 20 | ns |
| SIN $\rightarrow$ SCK $\downarrow$ setup time | $\mathrm{t}_{\text {IVsLI }}$ | $\begin{aligned} & \hline \text { SCKx } \\ & \text { SINX } \end{aligned}$ |  | 50 | - | 30 | - | ns |
| SCK $\downarrow \rightarrow$ SIN hold time | tsuxi | $\begin{aligned} & \text { SCKx } \\ & \text { SINx } \end{aligned}$ |  | 0 | - | 0 | - | ns |
| Serial clock "L" pulse width | $\mathrm{t}_{\text {sLSH }}$ | SCKx | Slave mode | 2tcycp - 10 | - | 2tcycp - 10 | - | ns |
| Serial clock "H" pulse width | $\mathrm{t}_{\text {SHSL }}$ | SCKx |  | tcycp + 10 | - | tcycp + 10 | - | ns |
| SCK $\uparrow \rightarrow$ SOT delay time | tshove | $\begin{aligned} & \hline \text { SCKx } \\ & \text { SOTX } \end{aligned}$ |  | - | 50 | - | 30 | ns |
| SIN $\rightarrow$ SCK $\downarrow$ setup time | tivsLe | $\begin{aligned} & \hline \text { SCKX } \\ & \text { SINx } \end{aligned}$ |  | 10 | - | 10 | - | ns |
| SCK $\downarrow \rightarrow$ SIN hold time | tslıxe | $\begin{aligned} & \hline \text { SCKx } \\ & \text { SINx } \end{aligned}$ |  | 20 | - | 20 | - | ns |
| SCK fall time | tF | SCKx |  | - | 5 | - | 5 | ns |
| SCK rise time | tR | SCKx |  | - | 5 | - | 5 | ns |

## Notes:

■The above characteristics apply to CLK synchronous mode.
■tcycp indicates the APB bus clock cycle time. $^{\text {tim }}$
About the APB bus number which Multi-function Serial is connected to, see "8. Block Diagram" in this datasheet.
-These characteristics only guarantee the same relocate port number.
For example, the combination of SCKx_0 and SOTx_1 is not guaranteed.
■When the external load capacitance $=30 \mathrm{pF}$.


CSIO (SPI = 1, SCINV = 0)
$\left(\mathrm{Vcc}=2.7 \mathrm{~V}\right.$ to 5.5 V , $\mathrm{Vss}=0 \mathrm{~V}, \mathrm{Ta}=-40^{\circ} \mathrm{C}$ to $\left.+105^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Pin name | Conditions | Vcc < 4.5 V |  | Vcc $\geq 4.5 \mathrm{~V}$ |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Max | Min | Max |  |
| Serial clock cycle time | tscyc | SCKx | Master mode | 4tcycp | - | 4tcycp | - | ns |
| SCK $\uparrow \rightarrow$ SOT delay time | tshovi | $\begin{aligned} & \text { SCKX } \\ & \text { SOTx } \end{aligned}$ |  | -30 | +30 | - 20 | + 20 | ns |
| SIN $\rightarrow$ SCK $\downarrow$ setup time | $\mathrm{t}_{\text {IVsLI }}$ | $\begin{aligned} & \hline \text { SCKx } \\ & \text { SINX } \end{aligned}$ |  | 50 | - | 30 | - | ns |
| SCK $\downarrow \rightarrow$ SIN hold time | tsuxı | $\begin{aligned} & \text { SCKx } \\ & \text { SINx } \end{aligned}$ |  | 0 | - | 0 | - | ns |
| SOT $\rightarrow$ SCK $\downarrow$ delay time | $\mathrm{t}_{\text {sovL }}$ | $\begin{aligned} & \text { SCKx } \\ & \text { SOTX } \end{aligned}$ |  | 2tcycp-30 | - | 2tcycp - 30 | - | ns |
| Serial clock "L" pulse width | $\mathrm{t}_{\text {sLSH }}$ | SCKx | Slave mode | 2tcycp - 10 | - | 2tcycp - 10 | - | ns |
| Serial clock "H" pulse width | $\mathrm{t}_{\text {SHSL }}$ | SCKx |  | tcycp + 10 | - | tcycp + 10 | - | ns |
| SCK $\uparrow \rightarrow$ SOT delay time | tshove | $\begin{aligned} & \hline \text { SCKx } \\ & \text { SOTx } \end{aligned}$ |  | - | 50 | - | 30 | ns |
| SIN $\rightarrow$ SCK $\downarrow$ setup time | tivsLe | $\begin{aligned} & \text { SCKX } \\ & \text { SINx } \end{aligned}$ |  | 10 | - | 10 | - | ns |
| SCK $\downarrow \rightarrow$ SIN hold time | $\mathrm{t}_{\text {SLIXE }}$ | $\begin{aligned} & \hline \text { SCKx } \\ & \text { SINx } \end{aligned}$ |  | 20 | - | 20 | - | ns |
| SCK fall time | tF | SCKx |  | - | 5 | - | 5 | ns |
| SCK rise time | tR | SCKx |  | - | 5 | - | 5 | ns |

## Notes:

■The above characteristics apply to CLK synchronous mode.
$\square_{\text {tcycp indicates the APB bus clock cycle time. }}$
About the APB bus number which Multi-function Serial is connected to, see "8. Block Diagram" in this datasheet.
■These characteristics only guarantee the same relocate port number.
For example, the combination of SCKx_0 and SOTx_1 is not guaranteed.
■When the external load capacitance $=30 \mathrm{pF}$.

MB9A110K Series
Embedded in Tomorrow

*: Changes when writing to TDR register

CSIO (SPI = 1, SCINV = 1)
$\left(\mathrm{Vcc}=2.7 \mathrm{~V}\right.$ to 5.5 V , $\mathrm{Vss}=0 \mathrm{~V}, \mathrm{Ta}=-40^{\circ} \mathrm{C}$ to $\left.+105^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Pin name | Conditions | Vcc < 4.5 V |  | Vcc $\geq 4.5 \mathrm{~V}$ |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Max | Min | Max |  |
| Serial clock cycle time | $\mathrm{t}_{\text {scyc }}$ | SCKx | Master mode | 4tcycp | - | 4tcycp | - | ns |
| SCK $\downarrow \rightarrow$ SOT delay time | tstovı | $\begin{aligned} & \text { SCKx } \\ & \text { SOTX } \end{aligned}$ |  | -30 | +30 | -20 | + 20 | ns |
| SIN $\rightarrow$ SCK $\uparrow$ setup time | tivsh | $\begin{aligned} & \text { SCKX } \\ & \text { SINx } \end{aligned}$ |  | 50 | - | 30 | - | ns |
| SCK $\uparrow \rightarrow$ SIN hold time | $\mathrm{t}_{\text {SHIXI }}$ | $\begin{aligned} & \text { SCKX } \\ & \text { SINx } \end{aligned}$ |  | 0 | - | 0 | - | ns |
| SOT $\rightarrow$ SCK $\uparrow$ delay time | $\mathrm{t}_{\text {soval }}$ | $\begin{aligned} & \text { SCKx } \\ & \text { SOTX } \end{aligned}$ |  | 2tcycp-30 | - | 2tcycp - 30 | - | ns |
| Serial clock "L" pulse width | tstsh | SCKx | Slave mode | 2tcycp - 10 | - | 2tcycp - 10 | - | ns |
| Serial clock "H" pulse width | $\mathrm{t}_{\text {SHSL }}$ | SCKx |  | tcycp + 10 | - | tcycp + 10 | - | ns |
| SCK $\downarrow \rightarrow$ SOT delay time | $\mathrm{t}_{\text {SLove }}$ | $\begin{aligned} & \hline \text { SCKx } \\ & \text { SOTX } \end{aligned}$ |  | - | 50 | - | 30 | ns |
| SIN $\rightarrow$ SCK $\uparrow$ setup time | tivshe | $\begin{aligned} & \text { SCKX } \\ & \text { SINX } \end{aligned}$ |  | 10 | - | 10 | - | ns |
| SCK $\uparrow \rightarrow$ SIN hold time | tsHIXE | $\begin{aligned} & \hline \text { SCKx } \\ & \text { SINx } \end{aligned}$ |  | 20 | - | 20 | - | ns |
| SCK fall time | tF | SCKx |  | - | 5 | - | 5 | ns |
| SCK rise time | tR | SCKx |  | - | 5 | - | 5 | ns |

## Notes:

-The above characteristics apply to CLK synchronous mode.
■tcycp indicates the APB bus clock cycle time.
About the APB bus number which Multi-function Serial is connected to, see "8. Block Diagram" in this datasheet.
-These characteristics only guarantee the same relocate port number.
For example, the combination of SCKx_0 and SOTx_1 is not guaranteed.
■When the external load capacitance $=30 \mathrm{pF}$.

MB9A110K Series
Embedded in Tomorrow"


Slave mode

## UART external clock input (EXT = 1)

$\left(\mathrm{Vcc}=2.7 \mathrm{~V}\right.$ to 5.5 V , $\mathrm{Vss}=0 \mathrm{~V}, \mathrm{Ta}=-40^{\circ} \mathrm{C}$ to $\left.+105^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Conditions | Min | Max | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Serial clock "L" pulse width | $\mathrm{t}_{\text {SLSH }}$ | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ | tcycp + 10 | - | ns |  |
| Serial clock "H" pulse width | $\mathrm{t}_{\text {SHSL }}$ |  | tcycp + 10 | - | ns |  |
| SCK fall time | tF |  | - | 5 | ns |  |
| SCK rise time | tR |  | - | 5 | ns |  |

SCK


### 12.4.10 External Input Timing

$\left(\mathrm{Vcc}=2.7 \mathrm{~V}\right.$ to 5.5 V , $\mathrm{Vss}=0 \mathrm{~V}, \mathrm{Ta}=-40^{\circ} \mathrm{C}$ to $\left.+105^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Pin name | Conditions | Value |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Max |  |  |
| Input pulse width | $\begin{aligned} & \mathrm{t}_{\mathrm{INH}}, \\ & \mathrm{t}_{\mathrm{NL} L} \end{aligned}$ | ADTG | - | $2 \mathrm{tcycp}^{[1]}$ | - | ns | A/D converter trigger input |
|  |  | FRCKx |  |  |  |  | Free-run timer input clock |
|  |  | ICxx |  |  |  |  | Input capture |
|  |  | DTTIxX | - | $2 \mathrm{tcycp}^{[1]}$ | - | ns | Wave form generator |
|  |  | INTxx NMIX | - | $2 \mathrm{tcycp}^{\text {+ }} 100^{[1]}$ | - | ns | External interrupt NMI |
|  |  |  | [2] | 500 | - | ns |  |
|  |  |  | [3] |  |  |  |  |
|  |  | WKUPx | [4] | 820 | - | ns | Deep stand-by wake up |

[1]: tcycp indicates the APB bus clock cycle time.
About the APB bus number which A/D converter, Multi-function Timer, External interrupt are connected to, see
"8. Block Diagram" in this datasheet.
[2]: When in run mode, in sleep mode.
[3]: When in stop mode, in rtc mode, in timer mode.
[4]: When in deep stand-by stop mode, in deep stand-by rtc mode.


MB9A110K Series
Embedded in Tomorrow *
12.4.11 Quadrature Position/Revolution Counter timing
$\left(\mathrm{Vcc}=2.7 \mathrm{~V}\right.$ to 5.5 V , $\mathrm{Vss}=0 \mathrm{~V}, \mathrm{Ta}=-40^{\circ} \mathrm{C}$ to $\left.+105^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Conditions | Value |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max |  |
| AIN pin "H" width | $\mathrm{t}_{\text {AHL }}$ | - | $2 \mathrm{t}_{\mathrm{CYCP}}{ }^{[1]}$ | - | ns |
| AIN pin "L" width | $\mathrm{t}_{\text {ALL }}$ | - |  |  |  |
| BIN pin "H" width | $\mathrm{t}_{\text {BHL }}$ | - |  |  |  |
| BIN pin "L" width | $\mathrm{t}_{\text {BLL }}$ | - |  |  |  |
| BIN rise time from AIN pin "H" level | $\mathrm{t}_{\text {Aubu }}$ | PC_Mode2 or PC_Mode3 |  |  |  |
| AIN fall time from BIN pin " H " level | $\mathrm{t}_{\text {BUAD }}$ | PC_Mode2 or PC_Mode3 |  |  |  |
| BIN fall time from AIN pin "L" level | $\mathrm{t}_{\text {ADBD }}$ | PC_Mode2 or PC_Mode3 |  |  |  |
| AIN rise time from BIN pin "L" level | $t_{\text {bidau }}$ | PC_Mode2 or PC_Mode3 |  |  |  |
| AIN rise time from BIN pin " H " level | $\mathrm{t}_{\text {Buau }}$ | PC_Mode2 or PC_Mode3 |  |  |  |
| BIN fall time from AIN pin "H" level | $\mathrm{t}_{\text {Aubd }}$ | PC_Mode2 or PC_Mode3 |  |  |  |
| AIN fall time from BIN pin "L" level | $\mathrm{t}_{\text {BDAD }}$ | PC_Mode2 or PC_Mode3 |  |  |  |
| BIN rise time from AIN pin "L" level | $\mathrm{t}_{\text {ADBU }}$ | PC_Mode2 or PC_Mode3 |  |  |  |
| ZIN pin "H" width | $\mathrm{t}_{\mathrm{ZHL}}$ | QCR:CGSC="0" |  |  |  |
| ZIN pin "L" width | tzul | QCR:CGSC="0" |  |  |  |
| AIN/BIN rise and fall time from determined ZIN level | $\mathrm{t}_{\text {zabe }}$ | QCR:CGSC="1" |  |  |  |
| Determined ZIN level from AIN/BIN rise and fall time | $\mathrm{t}_{\text {ABEZ }}$ | QCR:CGSC="1" |  |  |  |

*: tcycp indicates the APB bus clock cycle time.
About the APB bus number which Quadrature Position/Revolution Counter is connected to, see " 8 . Block Diagram" in this datasheet.



ZIN


MB9A110K Series
Embedded in Tomorrow*
12.4.12 $I^{2} C$ Timing
$\left(\mathrm{Vcc}=2.7 \mathrm{~V}\right.$ to 5.5 V , $\mathrm{Vss}=0 \mathrm{~V}, \mathrm{Ta}=-40^{\circ} \mathrm{C}$ to $\left.+105^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Conditions | Standard-mode |  | Fast-mode |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max | Min | Max |  |  |
| SCL clock frequency | $\mathrm{F}_{\text {SCL }}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}, \\ & \mathrm{R}=\left(\mathrm{Vp} / \mathrm{loL}_{\mathrm{L}}{ }^{[1]}\right. \end{aligned}$ | 0 | 100 | 0 | 400 | kHz |  |
| (Repeated) START condition hold time $\mathrm{SDA} \downarrow \rightarrow \mathrm{SCL} \downarrow$ | $\mathrm{t}_{\text {HDSTA }}$ |  | 4.0 | - | 0.6 | - | $\mu \mathrm{S}$ |  |
| SCLclock "L" width | tow |  | 4.7 | - | 1.3 | - | $\mu \mathrm{s}$ |  |
| SCLclock "H" width | $\mathrm{t}_{\text {HIGH }}$ |  | 4.0 | - | 0.6 | - | $\mu \mathrm{s}$ |  |
| (Repeated) START setup time SCL $\uparrow \rightarrow$ SDA $\downarrow$ | $\mathrm{t}_{\text {SUSTA }}$ |  | 4.7 | - | 0.6 | - | $\mu \mathrm{S}$ |  |
| Data hold time $\mathrm{SCL} \downarrow \rightarrow \mathrm{SDA} \downarrow \uparrow$ | $\mathrm{t}_{\text {hdoat }}$ |  | 0 | $3.45{ }^{[2]}$ | 0 | $0.9{ }^{[3]}$ | $\mu \mathrm{s}$ |  |
| Data setup time SDA $\downarrow \uparrow \rightarrow$ SCL $\uparrow$ | $\mathrm{t}_{\text {Sudat }}$ |  | 250 | - | 100 | - | ns |  |
| STOP condition setup time SCL $\uparrow \rightarrow$ SDA $\uparrow$ | $\mathrm{t}_{\text {susto }}$ |  | 4.0 | - | 0.6 | - | $\mu \mathrm{s}$ |  |
| Bus free time between "STOP condition" and "START condition" | $\mathrm{t}_{\text {BuF }}$ |  | 4.7 | - | 1.3 | - | $\mu \mathrm{S}$ |  |
| Noise filter | tsp | - | $2 \mathrm{tcycP}^{[4]}$ | - | $2 \mathrm{tcycP}^{[4]}$ | - | ns |  |

[1]: R and C represent the pull-up resistance and load capacitance of the SCL and SDA lines, respectively. Vp indicates the power supply voltage of the pull-up resistance and lol indicates Vol guaranteed current.
[2]: The maximum thddat must satisfy that it doesn't extend at least "L" period (tlow) of device's SCL signal.
[3]: Fast-mode $I^{2} \mathrm{C}$ bus device can be used on Standard-mode $\mathrm{I}^{2} \mathrm{C}$ bus system as long as the device satisfies the requirement of "tsudat $\geq 250 \mathrm{~ns}$ ".
[4]: tcycp is the APB bus clock cycle time.
About the APB bus number that I2C is connected to, see "8. Block Diagram" in this datasheet.
To use Standard-mode, set the APB bus clock at 2 MHz or more.
To use Fast-mode, set the APB bus clock at 8 MHz or more.


MB9A110K Series
Embedded in Tomorrow
12.4.13 JTAG Timing

$$
\left(\mathrm{Vcc}=2.7 \mathrm{~V} \text { to } 5.5 \mathrm{~V}, \mathrm{Vss}=0 \mathrm{~V}, \mathrm{Ta}=-40^{\circ} \mathrm{C} \text { to }+105^{\circ} \mathrm{C}\right)
$$

| Parameter | Symbol | Pin name | Conditions | Value |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Max |  |  |
| TMS, TDI setup time | $\mathrm{t}_{\text {Jtags }}$ | TCK, <br> TMS, TDI | $\mathrm{Vcc} \geq 4.5 \mathrm{~V}$ | 15 | - | ns |  |
|  |  |  | $\mathrm{Vcc}<4.5 \mathrm{~V}$ |  |  |  |  |
| TMS, TDI hold time | $\mathrm{t}_{\text {JTAGH }}$ | TCK, <br> TMS, TDI | $\mathrm{Vcc} \geq 4.5 \mathrm{~V}$ | 15 | - | ns |  |
|  |  |  | $\mathrm{Vcc}<4.5 \mathrm{~V}$ |  |  |  |  |
| TDO delay time | $\mathrm{t}_{\text {JTAGD }}$ | TCK, TDO | $\mathrm{Vcc} \geq 4.5 \mathrm{~V}$ | - | 25 | ns |  |
|  |  |  | $\mathrm{Vcc}<4.5 \mathrm{~V}$ | - | 45 |  |  |

Note: When the external load capacitance $=30 \mathrm{pF}$.


MB9A110K Series

### 12.5 12-bit A/D Converter

Electrical characteristics for the A/D converter
$\left(\mathrm{Vcc}=\mathrm{AVcc}=2.7 \mathrm{~V}\right.$ to $5.5 \mathrm{~V}, \mathrm{Vss}=\mathrm{AVss}=0 \mathrm{~V}, \mathrm{Ta}=-40^{\circ} \mathrm{C}$ to $\left.+105^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | $\begin{gathered} \text { Pin } \\ \text { name } \end{gathered}$ | Value |  |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |  |
| Resolution | - | - | - | - | 12 | bit |  |
| Integral nonlinearity | - | - | -4.5 | - | + 4.5 | LSB | $\mathrm{AVRH}=2.7 \mathrm{~V}$ to 5.5 V |
| Differential nonlinearity | - | - | -2.5 | - | + 2.5 | LSB |  |
| Zero transition voltage | $\mathrm{V}_{\text {ZT }}$ | ANxx | -20 | - | + 20 | mV |  |
| Full-scale transition voltage | $V_{\text {FST }}$ | ANxx | $\begin{aligned} & \text { AVRH - } \\ & 20 \end{aligned}$ | - | AVRH + 20 | mV |  |
| Conversion time | - | - | $1.0^{[1]}$ | - | - | $\mu \mathrm{s}$ | $\mathrm{AVcc} \geq 4.5 \mathrm{~V}$ |
|  |  |  | $1.2{ }^{[1]}$ | - | - |  | $\mathrm{AV} \mathrm{Cc}<4.5 \mathrm{~V}$ |
| Sampling time | Ts | - | [2] | - | - | ns | $\mathrm{AVcc} \geq 4.5 \mathrm{~V}$ |
|  |  |  | [2] | - | - |  | $\mathrm{AVcc}<4.5 \mathrm{~V}$ |
| Compare clock cycle ${ }^{[3]}$ | Tcck | - | 50 | - | 2000 | ns |  |
| State transition time to operation permission | Tstt | - | - | - | 1.0 | $\mu \mathrm{s}$ |  |
| Analog input capacity | $\mathrm{C}_{\text {AIN }}$ | - | - | - | 12.9 | pF |  |
| Analog input resistance | $\mathrm{R}_{\text {AIN }}$ | - | - | - | 2 | $\mathrm{k} \Omega$ | $\mathrm{AVcc} \geq 4.5 \mathrm{~V}$ |
|  |  |  |  |  | 3.8 |  | $\mathrm{AVcc}<4.5 \mathrm{~V}$ |
| Interchannel disparity | - | - | - | - | 4 | LSB |  |
| Analog port input current | - | ANxx | - | - | 5 | $\mu \mathrm{A}$ |  |
| Analog input voltage | - | ANxx | AVSS | - | AVRH | V |  |
| Reference voltage | - | AVRH | 2.7 | - | AVCC | V |  |

[1]: Conversion time is the value of sampling time (Ts) + compare time (Tc).
The condition of the minimum conversion time is the following.
AVcc $\geq 4.5 \mathrm{~V}$, HCLK=40 MHz sampling time: 300 ns , compare time: 700 ns
AVcc < 4.5 V, HCLK=40 MHz sampling time: 500 ns , compare time: 700 ns
Ensure that it satisfies the value of sampling time (Ts) and compare clock cycle (Tcck).
For setting ${ }^{[4]}$ of sampling time and compare clock cycle, see "Chapter 1-1:A/D Converter" in "FM3 Family Peripheral Manual Analog Macro Part".
The A/D Converter register is set at APB bus clock timing. The sampling clock and compare clock are set at Base clock (HCLK).
About the APB bus number which the A/D Converter is connected to, see "8. Block Diagram" in this datasheet.
[2]: A necessary sampling time changes by external impedance.
Ensure that it set the sampling time to satisfy (Equation 1).
[3]: Compare time (Tc) is the value of (Equation 2).

(Equation 1) $T s \geq($ RAIN + Rext $) \times$ CAIN $\times 9$
Ts : Sampling time
$R_{\text {AIN }}$ : input resistance of $A / D=2 \mathrm{k} \Omega$ at $4.5 \leq \mathrm{AV}_{\mathrm{CC}} \leq 5.5$
input resistance of $A / D=3.8 \mathrm{k} \Omega$ at $2.7 \leq A V_{c c} \leq 4.5$
$\mathrm{C}_{\text {AIN }}$ : input capacity of $\mathrm{A} / \mathrm{D}=12.9 \mathrm{pF}$ at $2.7 \leq \mathrm{AV}_{\mathrm{CC}} \leq 5.5$
Rext : Output impedance of external circuit
(Equation 2) $\mathrm{Tc}=$ Tcck $\times 14$
Tc : Compare time
Tcck : Compare clock cycle

MB9A110K Series

## Definition of 12-bit A/D converter terms

| - Resolution | Analog variation that is recognized by an A/D converter. |
| :---: | :---: |
| ■ Integral Nonlinearity | : Deviation of the line between the zero-transition point (ObOOOOOOOOOOOO $\longleftrightarrow$ Ob000000000001) and the full-scale transition point (Ob111111111110 $\longrightarrow 0$ b111111111111) from the actual conversion characteristics. |
| ifferential Nonlinearity | : Deviation from the ideal value of the input voltage that is required to change the output code by 1 LSB. |



MB9A110K Series
Embedded in Tomorrow

### 12.6 Low-Voltage Detection Characteristics

### 12.6.1 Low-Voltage Detection Reset

$\left(\mathrm{Ta}=-40^{\circ} \mathrm{C}\right.$ to $\left.+105^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Conditions | Value |  |  | Unit | Remarks |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :---: |
|  |  |  | Min | Typ | Max |  |  |  |
| Detected voltage | VDL | - | 2.25 | 2.45 | 2.65 | V | When voltage drops |  |
| Released voltage | VDH | - | 2.30 | 2.50 | 2.70 | V | When voltage rises |  |

### 12.6.2 Interrupt of Low-voltage Detection

$\left(\mathrm{Ta}=-40^{\circ} \mathrm{C}\right.$ to $\left.+105^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Conditions | Value |  |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |  |
| Detected voltage | VDL | SVHI $=0000$ | 2.58 | 2.8 | 3.02 | V | When voltage drops |
| Released voltage | VDH |  | 2.67 | 2.9 | 3.13 | V | When voltage rises |
| Detected voltage | VDL | SVHI $=0001$ | 2.76 | 3.0 | 3.24 | V | When voltage drops |
| Released voltage | VDH |  | 2.85 | 3.1 | 3.34 | V | When voltage rises |
| Detected voltage | VDL | SVHI $=0010$ | 2.94 | 3.2 | 3.45 | V | When voltage drops |
| Released voltage | VDH |  | 3.04 | 3.3 | 3.56 | V | When voltage rises |
| Detected voltage | VDL | SVHI $=0011$ | 3.31 | 3.6 | 3.88 | V | When voltage drops |
| Released voltage | VDH |  | 3.40 | 3.7 | 3.99 | V | When voltage rises |
| Detected voltage | VDL | SVHI $=0100$ | 3.40 | 3.7 | 3.99 | V | When voltage drops |
| Released voltage | VDH |  | 3.50 | 3.8 | 4.10 | V | When voltage rises |
| Detected voltage | VDL | SVHI $=0111$ | 3.68 | 4.0 | 4.32 | V | When voltage drops |
| Released voltage | VDH |  | 3.77 | 4.1 | 4.42 | V | When voltage rises |
| Detected voltage | VDL | SVHI $=1000$ | 3.77 | 4.1 | 4.42 | V | When voltage drops |
| Released voltage | VDH |  | 3.86 | 4.2 | 4.53 | V | When voltage rises |
| Detected voltage | VDL | SVHI $=1001$ | 3.86 | 4.2 | 4.53 | V | When voltage drops |
| Released voltage | VDH |  | 3.96 | 4.3 | 4.64 | V | When voltage rises |
| LVD stabilization wait time | Tlvow | - | - | - | $\begin{aligned} & 2240 \times \\ & \text { tcycp }^{[1]} \end{aligned}$ | $\mu \mathrm{s}$ |  |

[1]: tcycp indicates the APB2 bus clock cycle time.

MB9A110K Series

### 12.7 MainFlash Memory Write/Erase Characteristics

### 12.7.1 Write / Erase time

$\left(\mathrm{Vcc}=2.7 \mathrm{~V}\right.$ to $5.5 \mathrm{~V}, \mathrm{Ta}=-40^{\circ} \mathrm{C}$ to $\left.+105^{\circ} \mathrm{C}\right)$

| Parameter |  | Value |  | Unit |  |
| :--- | :--- | :--- | :--- | :--- | :--- |
|  | Typ $^{[1]}$ |  | Max $^{[1]}$ |  |  |
| Sector erase time | Large Sector | 0.7 | 3.7 |  | Includes write time prior to internal erase |  |
|  | Small Sector | 0.3 | 1.1 | Not including system-level overhead time |  |
| Half word (16-bit) <br> write time | 12 | 384 | s | Includes write time prior to internal erase |  |
| Chip erase time | 3.8 | 16.2 |  |  |  |

[1]: The typical value is immediately after shipment, the maximum value is guarantee value under 100,000 cycle of erase/write.
12.7.2 Erase/write cycles and data hold time

| Erase/write cycles (cycle) | Data hold time (year) |
| :--- | :--- |
| 1,000 | $20^{[1]}$ |
| 10,000 | $10^{[1]}$ |
| 100,000 | $5{ }^{[1]}$ |

[1]: At average $+85^{\circ} \mathrm{C}$

### 12.8 WorkFlash Memory Write/Erase Characteristics

### 12.8.1 Write / Erase time

$\left(\mathrm{Vcc}=2.7 \mathrm{~V}\right.$ to $5.5 \mathrm{~V}, \mathrm{Ta}=-40^{\circ} \mathrm{C}$ to $\left.+105^{\circ} \mathrm{C}\right)$

| Parameter | Value |  | Unit |  |
| :--- | :--- | :--- | :--- | :--- |
|  | Typ $^{[1]}$ |  |  |  |
| Sector erase time | 0.3 | 1.5 | s | Includes write time prior to internal erase |
| Half word (16-bit) <br> write time | 20 | 384 | $\mu \mathrm{~s}$ | Not including system-level overhead time |
| Chip erase time | 1.2 | 6 | s | Includes write time prior to internal erase |

[1]: The typical value is immediately after shipment, the maximam value is guarantee value under 10,000 cycle of erase/write.
12.8.2 Erase/write cycles and data hold time

| Erase/write cycles (cycle) |  |
| :--- | :--- |
| 1,000 | $20^{[1]}$ |
| 10,000 | $10^{[1]}$ |

[1]: At average $+85^{\circ} \mathrm{C}$

MB9A110K Series
Embedded in Tomorrow ${ }^{*}$

### 12.9 Return Time from Low-Power Consumption Mode

### 12.9.1 Return Factor: Interrupt/WKUP

The return time from Low-Power consumption mode is indicated as follows. It is from receiving the return factor to starting the program operation.

Return count time

| $\left(\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}\right.$ to $5.5 \mathrm{~V}, \mathrm{Ta}=-40^{\circ} \mathrm{C}$ to $\left.+105^{\circ} \mathrm{C}\right)$ |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | Symbol | Value |  | Unit | Remarks |
|  |  | Typ | Max ${ }^{[1]}$ |  |  |
| SLEEP mode | Ticnt | $\mathrm{t}_{\mathrm{cycc}}$ |  | ns |  |
| High-speed CR TIMER mode, Main TIMER mode, PLL TIMER mode |  | 40 | 80 | $\mu \mathrm{s}$ |  |
| Low-speed CR TIMER mode |  | 370 | 740 | $\mu \mathrm{s}$ |  |
| Sub TIMER mode |  | 699 | 929 | $\mu \mathrm{s}$ |  |
| STOP mode |  | 505 | 834 | $\mu \mathrm{s}$ |  |

[1]: The maximum value depends on the accuracy of built-in CR.

Operation example of return from Low-Power consumption mode (by external interrupt ${ }^{[1]}$ )

[1]: External interrupt is set to detecting fall edge.

## MB9A110K Series

Embedded in Tomorrow ${ }^{*}$

Operation example of return from Low-Power consumption mode (by internal resource interrupt ${ }^{[1]}$ )

[1]: Internal resource interrupt is not included in return factor by the kind of Low-Power consumption mode.

## Notes:

-The return factor is different in each Low-Power consumption modes.
See "Chapter 6: Low Power Consumption Mode" and "Operations of Standby Modes" in FM3 Family Peripheral Manual about the return factor from Low-Power consumption mode.
■When interrupt recoveries, the operation mode that CPU recoveries depends on the state before the Low-Power consumption mode transition. See "Chapter 6: Low Power Consumption Mode" in "FM3 Family Peripheral Manual".

MB9A110K Series
Embedded in Tomorrow

### 12.9.2 Return Factor: Reset

The return time from Low-Power consumption mode is indicated as follows. It is from releasing reset to starting the program operation.

Return count time

$$
\left(\mathrm{Vcc}=2.7 \mathrm{~V} \text { to } 5.5 \mathrm{~V}, \mathrm{Ta}=-40^{\circ} \mathrm{C} \text { to }+105^{\circ} \mathrm{C}\right)
$$

| Parameter | Symbol | Value |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Typ | Max ${ }^{[1]}$ |  |  |
| SLEEP mode | Trent | 365 | 554 | $\mu \mathrm{s}$ |  |
| High-speed CR TIMER mode, Main TIMER mode, PLL TIMER mode |  | 365 | 554 | $\mu \mathrm{S}$ |  |
| Low-speed CR TIMER mode |  | 555 | 934 | $\mu \mathrm{S}$ |  |
| Sub TIMER mode |  | 608 | 976 | $\mu \mathrm{s}$ |  |
| STOP mode |  | 475 | 774 | $\mu \mathrm{s}$ |  |

[1]: The maximum value depends on the accuracy of built-in CR.

Operation example of return from Low-Power consumption mode (by INITX)


MB9A110K Series
Embedded in Tomorrow

Operation example of return from low power consumption mode (by internal resource reset ${ }^{[1]}$ )

[1]: Internal resource reset is not included in return factor by the kind of Low-Power consumption mode.

## Notes:

-The return factor is different in each Low-Power consumption modes.
See "Chapter 6: Low Power Consumption Mode" and "Operations of Standby Modes" in FM3 Family Peripheral Manual.
■When interrupt recoveries, the operation mode that CPU recoveries depends on the state before the Low-Power consumption mode transition. See "Chapter 6: Low Power Consumption Mode" in "FM3 Family Peripheral Manual".

■The time during the power-on reset/low-voltage detection reset is excluded. See "12.4.7. Power-on Reset Timing in 12.4. AC Characteristics in 12. Electrical Characteristics" for the detail on the time during the power-on reset/low -voltage detection reset.

■When in recovery from reset, CPU changes to the high-speed CR run mode. When using the main clock or the PLL clock, it is necessary to add the main clock oscillation stabilization wait time or the main PLL clock stabilization wait time.

■The internal resource reset means the watchdog reset and the CSV reset.

MB9A110K Series
Embedded in Tomorrow

## 13. Ordering Information

| Part number | On-chip <br> Flash <br> memory | On-chip <br> SRAM | Package |
| :--- | :--- | :--- | :--- | :--- |$\quad$ Packing

MB9A110K Series
Embedded in Tomorrow

## 14. Package Dimensions

| 48-pin plastic LQFP | Lead pitch | 0.50 mm |
| :---: | :---: | :---: |
| Package width $\times$ <br> package length | $7.00 \mathrm{~mm} \times 7.00 \mathrm{~mm}$ |  |
| Lead shape | Gullwing |  |
| Lead bend | Normal bend |  |
| direction |  |  |
| (FPT-48P-M49) |  |  |

## 48-pin plastic LQFP (FPT-48P-M49)

Note 1) *: These dimensions do not include resin protrusion Note 2) Pins width and pins thickness include plating thickness. Note 3) Pins width do not include tie bar cutting remainder.


Dimensions in mm (inches).
Note: The values in parentheses are reference values.


| 48-pin plastic QFN | Lead pitch | 0.5 mm |
| :---: | :---: | :---: |
|  | Package width $\times$ <br> package length | $7.00 \mathrm{~mm} \times 7.00 \mathrm{~mm}$ |
|  | Sealing method | Plastic mold |
|  | Wounting height | 0.90 mm MAX |
|  |  |  |

48-pin plastic QFN
(LCC-48P-M73)


[^1]

Dimensions in mm (inches).
Note: The values in parentheses are reference values.

| 52-pin plastic LQFP | Lead pitch | 0.65 mm |
| :---: | :---: | :---: |
|  | Package width $\times$ <br> package length | $10.00 \times 10.00 \mathrm{~mm}$ |
|  | Lead shape | Gullwing |
| Sealing method | Plastic mold |  |
|  | Mounting height | 1.70 mm MAX |

52-pin plastic LQFP (FPT-52P-M02)

Note 1)* : These dimensions do not include resin protrusion. Note 2) Pins width and pins thickness include plating thickness. Note 3) Pins width do not include tie bar cutting remainder.


Dimensions in mm (inches).
Note: The values in parentheses are reference values

## 15. Major Changes

Spansion Publication Number: MB9A110K_DS706-00030

| Page | Section | Change Results |
| :---: | :---: | :---: |
| Revision 1.0 |  |  |
| - | - | PRELIMINARY $\rightarrow$ Datasheet |
| 7 | PRODUCT LINEUP Function | Added the pin count. |
| 8 | PACKAGES | Revised from "Planning". |
| 23 | I/O CIRCUIT TYPE | Corrected the following description to "TypeB". Digital output $\rightarrow$ Digital input |
| 34 | BLOCK DIAGRAM | Corrected the following description. <br> - AHB (Max 40MHz) $\rightarrow$ AHB (Max 42MHz) <br> - APBO (Max 40MHz) $\rightarrow$ APB0 (Max 42MHz) <br> - APB1 (Max 40 MHz$) \rightarrow$ APB1 (Max 42MHz) <br> - APB2 (Max 40MHz) $\rightarrow$ APB2 (Max 42MHz) <br> Deleted the description for "USB Clock Ctrl / PLL". |
| 45, 46 | ELECTRICAL CHARACTERISTICS <br> 3. DC Characteristics <br> (1) Current Rating | Revised the value of "TBD". <br> Corrected the value. <br> - Power supply current (ICCR) <br> Typ: $60 \rightarrow 50$ <br> - Power supply current (ICCRD) (RAM hold off) Typ: $45 \rightarrow 30$ <br> - Power supply current (Iccro) (RAM hold on) Typ: $48 \rightarrow 33$ |
| 61 | (9) External Input Timing | Revised the value of "TBD". |
| 66 | 5. 12-bit A/D Converter Electrical characteristics for the A/D converter | Deleted "(Preliminary value)". <br> Corrected the value of "Compare clock cycle". <br> Max: $10000 \rightarrow 2000$ |
| 70 | 7. MainFlash Memory Write/Erase Characteristics <br> Erase/write cycles and data hold time <br> 8. WorkFlash Memory Write/Erase Characteristics <br> Erase/write cycles and data hold time | Deleted"(targeted value)". |
| Revision 1.1 |  |  |
| - | - | Company name and layout design change |
| Revision 2.0 |  |  |
| 25 | I/O Circuit Type | Added the description of $\mathrm{I}^{2} \mathrm{C}$ to the type of E and F |
| 25, 26 | I/O Circuit Type | Added about +B input |
| 32 | Handling Devices | Added "Stabilizing power supply voltage" |
| 32 | Handling Devices Crystal oscillator circuit | Added the following description <br> "Evaluate oscillation of your using crystal oscillator by your mount board." |
| 33 | Handling Devices C Pin | Changed the description |
| 34 | Block Diagram | Modified the block diagram |
| 35 | Memory Map Memory $\operatorname{map}(1)$ | Modified the area of "External Device Area" |
| 36 | Memory Map Memory map(2) | Added the summary of Flash memory sector and the note |
| 43, 44 | Electrical Characteristics <br> 1. Absolute Maximum Ratings | Added the Clamp maximum current Added the output current of P80 and P81 Added about +B input |
| 45 | Electrical Characteristics <br> 2. Recommended Operation Conditions | Modified the minimum value of Analog reference voltage <br> Added Smoothing capacitor <br> Added the note about less than the minimum power supply voltage |
| 46-48 | Electrical Characteristics <br> 3. DC Characteristics <br> (1) Current rating | Changed the table format Added Main TIMER mode current Added Flash Memory Current Moved A/D Converter Current |

MB9A110K Series
Embedded in Tomorrow

| Page | Section | Change Results |
| :--- | :--- | :--- |
| 51 | Electrical Characteristics <br> 4. AC Characteristics <br> (1) Main Clock Input Characteristics | Added Master clock at Internal operating clock frequency |
| 52 | Electrical Characteristics <br> 4. AC Characteristics <br> (3) Built-in CR Oscillation Characteristics | Added Frequency stability time at Built-in high-speed CR |
| 53 | Electrical Characteristics <br> 4. AC Characteristics <br> (4-1) Operating Conditions of Main PLL <br> (4-2) Operating Conditions of Main PLL | Added Main PLL clock frequency <br> Added the figure of Main PLL connection |
| 54 | Electrical Characteristics <br> 4. AC Characteristics <br> (6) Power-on Reset Timing | Added Time until releasing Power-on reset <br> Changed the figure of timing |
| $56-63$ | Electrical Characteristics <br> 4. AC Characteristics <br> (7) CSIO/UART Timing | Modified from UART Timing to CSIO/UART Timing <br> Changed from Internal shift clock operation to Master mode <br> Changed from External shift clock operation to Slave mode |
| 69 | Electrical Characteristics <br> 5. 12bit A/D Converter | Added the typical value of Integral Nonlinearity, Differential Nonlinearity, Zero <br> transition voltage and Full-scale transition voltage <br> Added Conversion time at AVcc < 4.5 V <br> Modified Stage transition time to operation permission <br> Modified the minimum value of Reference voltage |
| $74-77$ | Electrical Characteristics <br> 9. Return Time from Low-Power Consumption <br> Mode | Added Return Time from Low-Power Consumption Mode |

Note: Please see "Document History" about later revised information.

MB9A110K Series
Embedded in Tomorrow

## Document History

## Document Title: MB9A110K Series 32-Bit ARM® Cortex ${ }^{\circledR}$-M3, FM3 Microcontroller

 Document Number: 002-05627| Revision | ECN | Orig. of <br> Change | Submission <br> Date | Description of Change |
| :---: | :---: | :---: | :---: | :--- |
| $* *$ | - | TOYO | $02 / 20 / 2015$ | Migrated to Cypress and assigned document number 002-05627. <br> No change to document contents or format. |
| *A | 5226072 | TOYO | $04 / 18 / 2016$ | Updated to Cypress format. |

MB9A110K Series

## Sales, Solutions, and Legal Information

## Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

## Products

ARM ${ }^{\circledR}$ Cortex $^{\circledR}$ Microcontrollers
Automotive
Clocks \& Buffers
Interface
Lighting \& Power Control
Memory
PSoC
Touch Sensing
USB Controllers
Wireless/RF
cypress.com/arm cypress.com/automotive
cypress.com/clocks
cypress.com/interface
cypress.com/powerpsoc
cypress.com/memory
cypress.com/psoc
cypress.com/touch
cypress.com/usb
cypress.com/wireless

## PSoC ${ }^{\circledR}$ Solutions

psoc.cypress.com/solutions
PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP
Cypress Developer Community
Community | Forums | Blogs | Video | Training
Technical Support
cypress.com/go/support

ARM and Cortex are the registered trademarks of ARM Limited in the EU and other countries.

[^2]
## Mouser Electronics

Authorized Distributor

Click to View Pricing, Inventory, Delivery \& Lifecycle Information:

Spansion Inc.:

[^3]
[^0]:    *: See "MB9A310K/110K Series Flash programming Manual" for sector structure of Flash.

[^1]:    © 2011 FUJITSU SEMICONDUCTOR LIMITED HMbC48-73Sc-2-1

[^2]:    © Cypress Semiconductor Corporation, 2012-2016. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you under its copyright rights in the Software, a personal, non-exclusive, nontransferable license (without the right to sublicense) (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units. Cypress also grants you a personal, non-exclusive, nontransferable, license (without the right to sublicense) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely to the minimum extent that is necessary for you to exercise your rights under the copyright license granted in the previous sentence. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited

    CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or
     made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and Company shall and hereby does release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. Company shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products.

    Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.

[^3]:    MB9AF111KPMC-G-JNE2

