

## 20V N-Channel PowerTrench<sup>o</sup> MOSFET

### **General Description**

This N-Channel MOSFET has been designed specifically to improve the overall efficiency of DC/DC converters using either synchronous or conventional switching PWM controllers. It has been optimized use in small switching regulators, providing an extremely low  $R_{\text{DS(ON)}}$  and gate charge  $(\text{Q}_{\text{G}})$  in a small package.

## Applications

- DC/DC converter
- Power management
- · Load switch



### Features

- Fast switching speed
- Low gate charge
- High performance trench technology for extremely low R<sub>DS(ON)</sub>
- High power and current handling capability.





## Absolute Maximum Ratings T<sub>A</sub>=25°C unless otherwise noted

| Symbol                                         |                                       | Parameter                                                                         |              | Ratings     | Units    |  |
|------------------------------------------------|---------------------------------------|-----------------------------------------------------------------------------------|--------------|-------------|----------|--|
| V <sub>DSS</sub>                               | Drain-Sourc                           | e Voltage                                                                         |              | 20          |          |  |
| V <sub>GSS</sub>                               | Gate-Source                           | e Voltage                                                                         |              | ± 8         |          |  |
| I <sub>D</sub>                                 | Drain Curre                           | nt – Continuous                                                                   | (Note 1a)    | 1.5         | A        |  |
|                                                |                                       | – Pulsed                                                                          |              | 6           |          |  |
| PD                                             | Power Dissi                           | pation for Single Operation                                                       | (Note 1a)    | 0.42        | W        |  |
|                                                |                                       |                                                                                   | (Note 1b)    | 0.38        |          |  |
| T <sub>J</sub> , T <sub>STG</sub>              | Operating a                           | nd Storage Junction Temper                                                        | rature Range | -55 to +150 |          |  |
|                                                |                                       |                                                                                   |              |             |          |  |
|                                                | I Charact                             | teristics<br>sistance, Junction-to-Ambien                                         | nt (Note 1a) | 300         | °C/W     |  |
| R <sub>θJA</sub>                               | Thermal Re                            |                                                                                   | . ,          | 300<br>333  | °C/W     |  |
| R <sub>eja</sub><br>R <sub>eja</sub><br>Packag | Thermal Re<br>Thermal Re<br>e Marking | sistance, Junction-to-Ambien<br>sistance, Junction-to-Ambien<br>g and Ordering In | nt (Note 1b) | 333         |          |  |
| R <sub>eja</sub><br>R <sub>eja</sub><br>Packag | Thermal Re<br>Thermal Re              | sistance, Junction-to-Ambien<br>sistance, Junction-to-Ambien<br>g and Ordering In | nt (Note 1b) |             | Quantity |  |

©2008 Fairchild Semiconductor Corporation

FDG327NZ

October 2015

| Symbol                                 | Parameter                                         | Test Conditions                                                                                                                                                                                         | Min | Тур                  | Max                     | Units |
|----------------------------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------|-------------------------|-------|
| Off Char                               | acteristics                                       |                                                                                                                                                                                                         |     | 1                    |                         |       |
| BV <sub>DSS</sub>                      | Drain-Source Breakdown Voltage                    | $V_{GS} = 0 V$ , $I_D = 250 \mu A$                                                                                                                                                                      | 20  |                      |                         | V     |
| $\frac{\Delta BV_{DSS}}{\Delta T_J}$   | Breakdown Voltage Temperature<br>Coefficient      | $I_D = 250 \ \mu$ A, Referenced to $25^{\circ}$ C                                                                                                                                                       |     | 11                   |                         | mV/°C |
| I <sub>DSS</sub>                       | Zero Gate Voltage Drain Current                   | $V_{\text{DS}} = 16 \text{ V}, \qquad V_{\text{GS}} = 0 \text{ V}$                                                                                                                                      |     |                      | 1                       | μΑ    |
| I <sub>GSS</sub>                       | Gate–Body Leakage                                 | $V_{GS}=\pm 8~V, \qquad V_{DS}=0~V$                                                                                                                                                                     |     |                      | ±10                     | μA    |
| On Chara                               | acteristics (Note 2)                              |                                                                                                                                                                                                         |     |                      |                         |       |
| V <sub>GS(th)</sub>                    | Gate Threshold Voltage                            | $V_{DS} = V_{GS}$ , $I_D = 250 \ \mu A$                                                                                                                                                                 | 0.4 | 0.7                  | 1.5                     | V     |
| $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate Threshold Voltage<br>Temperature Coefficient | ID = 250 $\mu$ A, Referenced to 25°C                                                                                                                                                                    |     | -2                   |                         | mV/°C |
| R <sub>DS(on)</sub>                    | Static Drain–Source<br>On–Resistance              | $ \begin{array}{ll} V_{GS} = 4.5 \ V, & I_D = 1.5 \ A \\ V_{GS} = 2.5 \ V, & I_D = 1.4 \ A \\ V_{GS} = 1.8 \ V, & I_D = 1.2 \ A \\ V_{GS} = 4.5 \ V, & I_D = 1.5 \ A, \ T_J = 125^\circ C \end{array} $ |     | 68<br>77<br>90<br>86 | 90<br>100<br>140<br>123 | mΩ    |
| I <sub>D(on)</sub>                     | On-State Drain Current                            | $V_{GS} = 4.5V,  V_{DS} = 5V$                                                                                                                                                                           | 3   |                      |                         | Α     |
| <b>g</b> <sub>FS</sub>                 | Forward Transconductance                          | $V_{DS} = 10 \text{ V}, \qquad I_{D} = 1.5 \text{ A}$                                                                                                                                                   |     | 9                    |                         | S     |
| Dvnamic                                | Characteristics                                   |                                                                                                                                                                                                         |     |                      |                         |       |
| Ciss                                   | Input Capacitance                                 | $V_{DS} = 10 V$ , $V_{GS} = 0 V$                                                                                                                                                                        |     | 412                  |                         | pF    |
| Coss                                   | Output Capacitance                                | f = 1.0 MHz                                                                                                                                                                                             |     | 81                   |                         | pF    |
| C <sub>rss</sub>                       | Reverse Transfer Capacitance                      |                                                                                                                                                                                                         |     | 44                   |                         | pF    |
| R <sub>G</sub>                         | Gate Resistance                                   | $V_{GS} = 15 \text{ mV}, \text{ f} = 1.0 \text{ MHz}$                                                                                                                                                   |     | 1.9                  |                         | Ω     |
| Switchin                               | g Characteristics (Note 2)                        | ·                                                                                                                                                                                                       |     | •                    |                         | •     |
| t <sub>d(on)</sub>                     | Turn–On Delay Time                                | $V_{DD} = 10 V$ , $I_D = 1 A$ ,                                                                                                                                                                         |     | 6.2                  | 13                      | ns    |
| tr                                     | Turn–On Rise Time                                 | $V_{GS} = 4.5 \text{ V},  R_{GEN} = 6 \Omega$                                                                                                                                                           |     | 2.3                  | 10                      | ns    |
| t <sub>d(off)</sub>                    | Turn–Off Delay Time                               |                                                                                                                                                                                                         |     | 18                   | 33                      | ns    |
| t <sub>f</sub>                         | Turn–Off Fall Time                                |                                                                                                                                                                                                         |     | 2.9                  | 10                      | ns    |
| Qg                                     | Total Gate Charge                                 | $V_{DS} = 10 \text{ V}, \qquad I_D = 1.5 \text{ A},$                                                                                                                                                    |     | 4.2                  | 6                       | nC    |
| Q <sub>gs</sub>                        | Gate-Source Charge                                | $V_{GS} = 4.5 V$                                                                                                                                                                                        |     | 0.4                  |                         | nC    |
| Q <sub>gd</sub>                        | Gate-Drain Charge                                 |                                                                                                                                                                                                         |     | 1                    |                         | nC    |
| Drain-So                               | ource Diode Characteristics                       | and Maximum Ratings                                                                                                                                                                                     |     |                      |                         |       |
| V <sub>SD</sub>                        | Drain–Source Diode Forward<br>Voltage             | $V_{GS} = 0 \text{ V},  I_S = 0.32 \text{ A}  (\text{Note 2})$                                                                                                                                          |     | 0.6                  | 1.2                     | V     |
| t <sub>rr</sub>                        | Diode Reverse Recovery Time                       | $I_F = 1.5 \text{ A},  d_{iF}/d_t = 100 \text{ A}/\mu\text{s}$                                                                                                                                          |     | 4                    |                         | nS    |
| Qrr                                    | Diode Reverse Recovery Charge                     |                                                                                                                                                                                                         |     | 2                    |                         | nC    |



a) 300°C/W when mounted on a 1in<sup>2</sup> pad of 2 oz copper.



b) 333°C/W when mounted on a minimum pad of 2 oz copper.

2. Pulse Test: Pulse Width < 300 $\mu$ s, Duty Cycle < 2.0%

FDG327NZ Rev 1.2 (W)



FDG327NZ Rev 1.2 (W)



FDG327NZ Rev 1.2 (W)





\* Trademarks of System General Corporation, used under license by Fairchild Semiconductor.

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. TO OBTAIN THE LATEST, MOST UP-TO-DATE DATASHEET AND PRODUCT INFORMATION, VISIT OUR WEBSITE AT <u>HTTP://WWW.FAIRCHILDSEMI.COM</u>, FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### AUTHORIZED USE

Unless otherwise specified in this data sheet, this product is a standard commercial product and is not intended for use in applications that require extraordinary levels of quality and reliability. This product may not be used in the following applications, unless specifically approved in writing by a Fairchild officer: (1) automotive or other transportation, (2) military/aerospace, (3) any safety critical application – including life critical medical equipment – where the failure of the Fairchild product reasonably would be expected to result in personal injury, death or property damage. Customer's use of this product is subject to agreement of this Authorized Use policy. In the event of an unauthorized use of Fairchild's product, Fairchild accepts no liability in the event of product failure. In other respects, this product shall be subject to Fairchild's Worldwide Terms and Conditions of Sale, unless a separate agreement has been signed by both Parties.

### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Terms of Use

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

### **PRODUCT STATUS DEFINITIONS**

| Definition of Terms      |                       |                                                                                                                                                                                                     |  |  |  |
|--------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Datasheet Identification | Product Status        | Definition                                                                                                                                                                                          |  |  |  |
| Advance Information      | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |  |  |  |
| Preliminary              | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |  |  |  |
| No Identification Needed | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |  |  |  |
| Obsolete                 | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor.<br>The datasheet is for reference information only.                                                 |  |  |  |

Rev. 177

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Fairchild Semiconductor: