

### Is Now Part of



# ON Semiconductor®

To learn more about ON Semiconductor, please visit our website at <a href="https://www.onsemi.com">www.onsemi.com</a>

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA Class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, emplo



# FSA644 — 2:1 MIPI D-PHY (1.5Gbps) 4-Data Lane Switch

### **Features**

| Switch Type                                                                               | SPDT (10x)                                            |
|-------------------------------------------------------------------------------------------|-------------------------------------------------------|
| Signal Types                                                                              | MIPI, D-PHY                                           |
| Vcc                                                                                       | 1.65 to 4.5 V                                         |
| Input Signals                                                                             | 0 to $V_{\text{CC}}$                                  |
| Ron                                                                                       | $6~\Omega$ Typical HS MIPI $8~\Omega$ Typical LP MIPI |
| ΔR <sub>ON</sub>                                                                          | 0.6 Ω Typical HS & LP MIPI                            |
| R <sub>ON_FLAT</sub>                                                                      | 0.3 Ω Typical                                         |
| Iccz                                                                                      | 0.5 µA Maximum                                        |
| Icc                                                                                       | 32 µA Maximum                                         |
| O <sub>IRR</sub>                                                                          | -40 dB Typical                                        |
| X <sub>TALK</sub>                                                                         | -25 dB Typical                                        |
| Bandwidth                                                                                 | 1100 MHz Minimum                                      |
| Channel-to-Channel Skew                                                                   | 6 ps Typical                                          |
| C <sub>ON</sub>                                                                           | 5.2 pF                                                |
| Operating Temperature                                                                     | -40 to +85°C                                          |
| Package                                                                                   | 36-Ball WLCSP                                         |
| FSA644UCX Top Mark                                                                        | M7                                                    |
| Ordering Information                                                                      | FSA644UCX                                             |
| FSA644BUCX Top Mark                                                                       | KM                                                    |
| Ordering Information                                                                      | FSA644BUCX                                            |
| Operating Temperature Package FSA644UCX Top Mark Ordering Information FSA644BUCX Top Mark | -40 to +85°<br>36-Ball WLCS<br>M<br>FSA644UC          |

### **Description**

The FSA644 is a four-data-lane, MIPI, D-PHY switch. This single-pole, double-throw (SPDT) switch is optimized for switching between two high-speed or low-power MIPI sources. The FSA644 is designed for the MIPI specification and allows connection to a CSI or DSI module.

## **Applications**

- Cellular Phones, Smart Phones
- Displays

### **Related Resources**

FSA644 Demonstration Board

## **Typical Application**



## **Pin Descriptions**



| Pin Name            |          |            | Description                              |
|---------------------|----------|------------|------------------------------------------|
| CLK <sub>P/N</sub>  | Commo    | n Clock P  | ath                                      |
| D1 <sub>P/N</sub>   | Commo    | n Data Pa  | ath 1                                    |
| D2 <sub>P/N</sub>   | Commo    | n Data Pa  | ath 2                                    |
| D3 <sub>P/N</sub>   | Commo    | n Data Pa  | ath 3                                    |
| D4 <sub>P/N</sub>   | Commo    | n Data Pa  | ath 4                                    |
| CLKA <sub>P/N</sub> | A-Side ( | Clock Patl | h                                        |
| DA1 <sub>P/N</sub>  | A-Side I | Data Path  | 1                                        |
| DA2 <sub>P/N</sub>  | A-Side [ | Data Path  | 2                                        |
| DA3 <sub>P/N</sub>  | A-Side [ | Data Path  | 3                                        |
| DA4 <sub>P/N</sub>  | A-Side I | Data Path  | 4                                        |
| CLKB <sub>P/N</sub> | B-Side ( | Clock Pat  | h                                        |
| DB1 <sub>P/N</sub>  | B-Side [ | Data Path  | 1                                        |
| DB2 <sub>P/N</sub>  | B-Side I | Data Path  | 2                                        |
| DB3 <sub>P/N</sub>  | B-Side [ | Data Path  | 3                                        |
| DB4 <sub>P/N</sub>  | B-Side I | Data Path  | 4                                        |
| SFL                 | Control  | SEL=0      | CLKP=CLKAP, CLKN=CLKAN, Dn(P/N)=DAn(P/N) |
| SEL                 | Pin      | SEL=1      | CLKP=CLKBP, CLKN=CLKBN, Dn(P/N)=DBn(P/N) |
| /OE                 | Output I | Enable     |                                          |
| V <sub>CC</sub>     | Power    |            |                                          |
| GND                 | Ground   |            |                                          |
| NC                  | No Con   | nect       |                                          |

Figure 2. Analog Symbol

### **Pin Definitions**



Figure 3. Top Through View

Table 1. Ball-to-Pin Mappings

| Ball | Pin Name          |
|------|-------------------|
| A1   | CLK <sub>N</sub>  |
| A2   | CLK <sub>P</sub>  |
| A3   | CLKA <sub>P</sub> |
| A4   | DA1 <sub>P</sub>  |
| A5   | DA2 <sub>P</sub>  |
| A6   | DA2 <sub>N</sub>  |
| B1   | D1 <sub>N</sub>   |
| B2   | D1 <sub>P</sub>   |
| В3   | CLKA <sub>N</sub> |
| B4   | DA1 <sub>N</sub>  |
| B5   | DA3 <sub>P</sub>  |
| B6   | DA3 <sub>N</sub>  |
| C1   | D2 <sub>N</sub>   |
| C2   | D2 <sub>P</sub>   |
| C3   | NC                |
| C4   | V <sub>CC</sub>   |
| C5   | DA4 <sub>P</sub>  |
| C6   | DA4 <sub>N</sub>  |
| D1   | D3 <sub>N</sub>   |
| D2   | D3 <sub>P</sub>   |
| D3   | GND               |
| D4   | NC                |
| D5   | CLKB <sub>N</sub> |
| D6   | CLKB <sub>P</sub> |
| E1   | D4 <sub>N</sub>   |
| E2   | D4 <sub>P</sub>   |
| E3   | DB4 <sub>P</sub>  |
| E4   | DB3 <sub>P</sub>  |
| E5   | DB1 <sub>N</sub>  |
| E6   | DB1 <sub>P</sub>  |
| F1   | /OE               |
| F2   | SEL               |
| F3   | DB4 <sub>N</sub>  |
| F4   | DB3 <sub>N</sub>  |
| F5   | DB2 <sub>N</sub>  |
| F6   | DB2 <sub>P</sub>  |

## **Truth Table**

| SEL  | /OE  | Function                                             |
|------|------|------------------------------------------------------|
| LOW  | LOW  | $CLK_P=CLKA_P$ , $CLK_N=CLKA_N$ , $Dn(P/N)=DAn(P/N)$ |
| HIGH | LOW  | $CLK_P=CLKB_P$ , $CLK_N=CLKB_N$ , $Dn(P/N)=DBn(P/N)$ |
| X    | HIGH | DAn(P/N), DBn(P/N) Data Ports High Impedance         |

## **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol             | Parameter                                | Parameter    |       |                 | Unit |
|--------------------|------------------------------------------|--------------|-------|-----------------|------|
| Vcc                | Supply Voltage                           |              | -0.50 | +5.25           | V    |
| V <sub>CNTRL</sub> | DC Input Voltage (/OE) <sup>(1)</sup>    |              | -0.5  | V <sub>CC</sub> | V    |
| V <sub>SW</sub>    | DC Switch I/O Voltage <sup>(1)</sup>     |              | -0.50 | 5.25            | V    |
| I <sub>IK</sub>    | DC Input Diode Current                   |              | -50   |                 | mA   |
| I <sub>OUT</sub>   | DC Output Current                        |              |       | 50              | mA   |
| $T_{STG}$          | Storage Temperature                      |              | -65   | +150            | °C   |
|                    |                                          | All Pins     |       | 3.5             |      |
|                    | Human Body Model, JEDEC: JESD22-A114     | I/O to GND   |       | 3.5             |      |
| ESD                |                                          | Power to GND |       | 8.0             | kV   |
| ESD                | Charged Device Model, JEDEC: JESD22-C101 |              |       | 1.5             | K.V  |
|                    | IEC 61000-4-2 System                     | Contact      |       | 8.0             |      |
|                    | IEC 01000-4-2 System                     | Air Gap      |       | 15.0            |      |

#### Note:

1. The input and output negative ratings may be exceeded if the input and output diode current ratings are observed.

## **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings.

| Symbol             | Parameter                                     |               | Min. | Max. | Unit |
|--------------------|-----------------------------------------------|---------------|------|------|------|
| V <sub>CC</sub>    | Supply Voltage                                | upply Voltage |      | 4.50 | V    |
| V <sub>CNTRL</sub> | Control Input Voltage (S, /OE) <sup>(2)</sup> |               | 0    | Vcc  | V    |
| V                  | Switch I/O Voltage (CLKn, CLKAn, CLKBn, Dn,   |               | 0.1  | 0.3  | V    |
| $V_{SW}$           | DAn, DBn)                                     | LP Mode       | 0    | 1.2  | V    |
| T <sub>A</sub>     | Operating Temperature                         |               | -40  | +85  | °C   |

### Note:

2. The control input must be held HIGH or LOW; it must not float.

### **DC Electrical Characteristics**

All typical values are at T<sub>A</sub>=25°C unless otherwise specified.

| Cumbal                                      | Dorometer                                                 | Conditions                                                                                                                                               | V 44                | T <sub>A</sub> =- 4 | 0°C to | +85°C | Unit |
|---------------------------------------------|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|--------|-------|------|
| Symbol                                      | Parameter                                                 | Conditions                                                                                                                                               | V <sub>cc</sub> (V) | Min.                | Тур.   | Max.  | Unit |
| V <sub>IK</sub>                             | Clamp Diode Voltage                                       | I <sub>IN</sub> =-18 mA                                                                                                                                  | 2.8                 |                     |        | -1.2  | V    |
| V <sub>IH</sub>                             | Input Voltage High                                        |                                                                                                                                                          | 1.65 to 4.50        | 1.0                 |        |       | V    |
| V <sub>IL</sub>                             | Input Voltage Low                                         |                                                                                                                                                          | 1.65 to 4.50        |                     |        | 0.4   | V    |
| I <sub>IN</sub>                             | Control Input Leakage<br>(SEL,/OE)                        | V <sub>SW</sub> =0 to V <sub>CC</sub>                                                                                                                    | 1.65 to 4.50        | -100                |        | 100   | nA   |
| I <sub>NO(OFF)</sub> , I <sub>NC(OFF)</sub> | Off Leakage Current of Port<br>CLKAn, DAn, CLKBn, DBn     | CLKn, Dn=0.3 V; $V_{CC}$ -0.3 V; CLKAn, DAn, or CLKBn; DBn= $V_{CC}$ -0.3 V, 0.3 V, or Floating; /OE=0 V                                                 | 1.65 to 4.50        | -100                |        | 100   | nA   |
| I <sub>A(ON)</sub>                          | On Leakage Current of<br>Common Ports (CLKn, Dn)          | CLKn, Dn = 0.3 V; $V_{CC}$ -0.3 V; CLKAn, DAn, or CLKBn; DBn= $V_{CC}$ -0.3 V, 0.3 V, or Floating; /OE=0 V                                               | 1.65 to 4.50        | -100                |        | 100   | nA   |
| loff                                        | Power-Off Leakage Current                                 | CLKn, Dn, or CLKAn; DAn or CLKBn, DBn; V <sub>IN</sub> =0 V to 4.5 V; V <sub>CC</sub> =0 V                                                               | 0                   | -100                |        | 100   | nA   |
| loz                                         | Off-State Leakage                                         | 0 ≤ CLKn, Dn, CLKAn,<br>CLKBn, DAn, DBn ≤ 3.6 V,<br>/OE=High                                                                                             | 4.5                 | -100                |        | 100   | nA   |
|                                             | Switch On Resistance for                                  | I <sub>ON</sub> =-10 mA, /OE=0 V,<br>SEL=V <sub>CC</sub> or 0V, CLK <sub>A, B</sub> , DBn                                                                | 1.8                 |                     | 7      | 12    | Ω    |
| R <sub>ON_MIPI_HS</sub>                     |                                                           |                                                                                                                                                          | 2.5                 |                     | 6      | 9     |      |
| TON_MIPI_HS                                 | HS MIPI Applications <sup>(3)</sup>                       | or DAn=0.1, 0.2, 0.3                                                                                                                                     | 3.6                 |                     | 6      | 9     |      |
|                                             |                                                           |                                                                                                                                                          | 4.5                 |                     | 6      | 9     |      |
|                                             |                                                           |                                                                                                                                                          | 1.8                 |                     | 6.7    | 12.0  |      |
| R <sub>ON_MIPI_LP</sub>                     | Switch On Resistance for                                  | witch On Resistance for P MIPI Applications <sup>(3)</sup> Non-10 mA, /OE=0 V, SEL=V <sub>CC</sub> or 0V, CLK <sub>A, B</sub> , DBn or DAn=0, 0.6, 1.2 V | 2.5                 |                     | 6.4    | 9.0   | Ω    |
| TON_MIPI_LP                                 | LP MIPI Applications (3)                                  |                                                                                                                                                          | 3.6                 |                     | 6.2    | 9.0   |      |
|                                             |                                                           |                                                                                                                                                          | 4.5                 | A                   | 6.0    | 9.0   |      |
|                                             | On Desistanta Matabian                                    | 10 1 /05 0 //                                                                                                                                            | 1.8                 |                     | 8.0    |       |      |
| $\Delta R_{ON\_MIPI\_HS}$                   | On Resistance Matching<br>Between HS MIPI                 | I <sub>ON</sub> =-10 mA, /OE=0 V,<br>SEL=V <sub>CC</sub> or 0 V, CLK <sub>A, B</sub> , DBn                                                               | 2.5                 |                     | 0.6    |       | Ω    |
| \O\\_\W\\\F\\_\F\\                          | Channels <sup>(4)</sup>                                   | or DAn=0.1, 0.2, 0.3                                                                                                                                     | 3.6                 |                     | 0.5    |       |      |
|                                             |                                                           |                                                                                                                                                          | 4.5                 |                     | 0.5    |       |      |
|                                             | On Resistance Matching                                    | I <sub>ON</sub> =-10 mA, /OE=0 V,                                                                                                                        | 1.8                 |                     | 0.8    |       |      |
| ΔRON MIPI LP                                | Between LP MIPI                                           | SEL=V <sub>CC</sub> or 0 V, CLK <sub>A,B</sub> , DBn                                                                                                     | 2.5                 |                     | 0.6    |       | Ω    |
| 0.1 <u>.</u> (_L.                           | Channels <sup>(4)</sup>                                   | or DAn= 0.0, 0.6, 1.2 V                                                                                                                                  | 3.6                 |                     | 0.5    |       |      |
|                                             |                                                           |                                                                                                                                                          | 4.5                 |                     | 0.5    |       |      |
|                                             |                                                           | I <sub>ON</sub> =-10 mA, /OE=0 V,                                                                                                                        | 1.8                 |                     | 1.5    |       |      |
| RON_FLAT_MIPI_HS                            | On Resistance Flatness for                                | SEL=V <sub>CC</sub> or 0 V, CLK <sub>A, B</sub> , DBn                                                                                                    | 2.5                 |                     | 0.5    |       | Ω    |
|                                             | HS MIPI Signals <sup>(4)</sup>                            | or DAn=0.1, 0.2, 0.3                                                                                                                                     | 3.6                 |                     | 0.3    |       |      |
|                                             |                                                           |                                                                                                                                                          | 4.5                 |                     | 0.2    |       |      |
|                                             |                                                           | I <sub>ON</sub> =-10 mA, /OE=0 V,                                                                                                                        | 1.8                 |                     | 35     |       |      |
| RON_FLAT_MIPI_LP                            | On Resistance Flatness for LP MIPI Signals <sup>(4)</sup> | SEL=V <sub>CC</sub> or 0 V, CLK <sub>A, B</sub> , DB <sub>n</sub>                                                                                        | 2.5                 |                     | 2      |       | Ω    |
|                                             | LE MILL SIGNAIS.                                          | or DAn=0.0, 0.6, 1.2 V                                                                                                                                   | 3.6                 |                     | 1      |       | 34   |
|                                             |                                                           |                                                                                                                                                          | 4.5                 |                     | 0.5    |       |      |

Continued on the following page...

### **DC Electrical Characteristics**

All typical values are at T<sub>A</sub>=25°C unless otherwise specified.

| Cumbal           | Davamatav                               | er Conditions V <sub>cc</sub>                                 |                     | T <sub>A</sub> =- 4 | 0°C to | +85°C | l lmi4 |
|------------------|-----------------------------------------|---------------------------------------------------------------|---------------------|---------------------|--------|-------|--------|
| Symbol           | Parameter                               | Conditions                                                    | V <sub>cc</sub> (V) | Min.                | Тур.   | Max.  | Unit   |
| I <sub>CCZ</sub> | Quiescent Hi-Z Supply<br>Current        | V <sub>IN</sub> =0 or V <sub>CC</sub> , I <sub>OUT</sub> =0   | 4.5                 |                     |        | 0.5   | μA     |
| 1                | Quiescent Supply Current                | \/ -0 or \/ 1 -0                                              | 2.5 to 4.5          |                     |        | 32    |        |
| Icc              | Quiescent Supply Current                | Quiescent Supply Current $V_{IN}=0$ or $V_{CC}$ , $I_{OUT}=0$ | 1.8                 |                     |        | 22    | μA     |
| loo-             | Increase in I <sub>CC</sub> Current Per | Vo                                                            | 4.5                 |                     |        | 4     | ^      |
| Ісст             | Control Voltage and V <sub>CC</sub>     | V <sub>SEL,/OE</sub> =1.65 V                                  | 2.5                 |                     |        | 0.1   | μA     |

#### Notes:

- 3. Measured by the voltage drop between A and B pins at the indicated current through the switch. On resistance is determined by the lower of the voltage on the two (A or B ports).
- 4. Guaranteed by characterization.

### **AC Electrical Characteristics**

All typical values are for  $V_{CC}$ =3.3V at  $T_A$ =25°C unless otherwise specified.

| 0                 | D                                        | 0 1141                                                                                                    | V 00                | T <sub>A</sub> =- | 40°C to + | 85°C      | Unit |
|-------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------------|---------------------|-------------------|-----------|-----------|------|
| Symbol            | Parameter                                | Conditions                                                                                                | V <sub>cc</sub> (V) | Min.              | Тур.      | Гур. Мах. |      |
|                   | Initalization Time                       | D 5000 C 5 5 V 40V                                                                                        | 2.5 to 4.5          |                   | 1         | 100       |      |
| t <sub>INIT</sub> | V <sub>CC</sub> to Output <sup>(5)</sup> | R <sub>L</sub> =50 $\Omega$ , C <sub>L</sub> =5 pF, V <sub>SW</sub> =1.2 V                                | 1.8                 |                   |           | 150       | μs   |
|                   | Enable Turn-On Time,                     | D 50 0 C 5 pF V 4 2 V                                                                                     | 2.5 to 4.5          |                   | 120       | 200       | no   |
| t <sub>EN</sub>   | /OE to Output                            | $R_L=50 \Omega$ , $C_L=5 pF$ , $V_{SW}=1.2 V$                                                             | 1.8                 |                   | 250       | 500       | ns   |
|                   | Disable Turn-Off Time,                   | D 500 C 5 p V 12 V                                                                                        | 2.5 to 4.5          |                   | 25        | 50        | 20   |
| t <sub>DIS</sub>  | /OE to Output                            | $R_L=50 \Omega$ , $C_L=5 pF$ , $V_{SW}=1.2 V$                                                             | 1.8                 |                   | 50        | 90        | ns   |
|                   | Turn-On Time,                            | D 500 C 5 pF V 12 V                                                                                       | 2.5 to 4.5          | 1                 | 50        | 100       |      |
| t <sub>ON</sub>   | SEL to Output                            | $R_L=50 \Omega$ , $C_L=5 pF$ , $V_{SW}=1.2 V$                                                             | 1.8                 | //                | 75        | 125       | ns   |
| . \               | Turn-Off Time                            | D 500 C 5 pF V 12 V                                                                                       | 2.5 to 4.5          | 1/                | 50        | 200       | 20   |
| toff              | SEL to Output                            | R <sub>L</sub> =50 $\Omega$ , C <sub>L</sub> =5 pF, V <sub>SW</sub> =1.2 V                                | 1.8                 |                   | 200       | 325       | ns   |
| t <sub>BBM</sub>  | Break-Before-Make Time                   | R <sub>L</sub> =50 Ω, C <sub>L</sub> =5 pF, V <sub>SW</sub> =1.2 V                                        |                     | 10                | 50        |           | ns   |
| O <sub>IRR</sub>  | Off Isolation for MIPI <sup>(5)</sup>    | $R_L$ =50 $\Omega$ , f=750 MHz,<br>/OE=V <sub>CC</sub> V <sub>SW</sub> =-1 dBm<br>(200 mV <sub>PP</sub> ) | 1.65 to 4.5         |                   | -18       |           | dB   |
| X <sub>TALK</sub> | Crosstalk for MIPI <sup>(5)</sup>        | R <sub>L</sub> =50 Ω, f=750 MHz,<br>V <sub>SW</sub> =-1 dBm (200 mV <sub>PP</sub> )                       | 1.65 to 4.5         |                   | -25       | 10        | dB   |
| BW                | -3db Bandwidth <sup>(5)</sup>            | R <sub>L</sub> =50 Ω, C <sub>L</sub> =0 pF                                                                | 3.0                 | 1100              | 1600      |           | MHz  |
| S <sub>DD21</sub> | Differential Data Rate                   | Inter-operability Data Rate                                                                               | 3.0                 |                   | 1.5       |           | Gbps |

#### Note:

5. Guaranteed by characterization.

## **High-Speed-Related AC Electrical Characteristics**

| Symbol             | Parameter                                                      | Conditions                                                                                    | V 00                | T <sub>A</sub> =- 40°C to +8 |      | +85°C | Unit |
|--------------------|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------|---------------------|------------------------------|------|-------|------|
| Symbol             | Parameter                                                      | Conditions                                                                                    | V <sub>cc</sub> (V) | Min.                         | Тур. | Max.  | Unit |
| t <sub>SK(O)</sub> | Channel-to-Channel Single-<br>Ended Skew <sup>(6)</sup>        | TDR-Based Method<br>(V <sub>SW</sub> =0.2 V <sub>PP</sub> , C <sub>L</sub> =C <sub>ON</sub> ) | 3.3                 |                              | 6    | 20    | ps   |
| t <sub>SK(P)</sub> | Skew of Opposite Transitions of the Same Output <sup>(6)</sup> | TDR-Based Method (V <sub>SW</sub> =0.2 V <sub>PP</sub> , C <sub>L</sub> =C <sub>ON</sub> )    | 3.3                 |                              | 6    | 20    | ps   |

#### Note:

6. Guaranteed by characterization.

## Capacitance

| Symbol           | Parameter                     | Conditions                               | T <sub>A</sub> =- 4 | 0°C to + | +85°C | Unit |
|------------------|-------------------------------|------------------------------------------|---------------------|----------|-------|------|
| Symbol           | Parameter                     |                                          |                     | Max.     | Ullit |      |
| C <sub>IN</sub>  | Control Pin Input Capacitance | V <sub>CC</sub> =0 V, f=1 MHz            | 1                   | 2.1      |       |      |
| C <sub>ON</sub>  | Out On Capacitance            | V <sub>CC</sub> =3.3 V, /OE=0 V, f=1 MHz |                     | 5.2      |       | pF   |
| C <sub>OFF</sub> | Out Off Capacitance           | V <sub>CC</sub> and /OE=3.3 V, f=1 MHz   |                     | 2.0      |       |      |

## **Ordering Information**

| N   | Part<br>lumber | Top<br>Mark | Package                                                    | D        | E        | х        | Y        |
|-----|----------------|-------------|------------------------------------------------------------|----------|----------|----------|----------|
| FS  | A644UCX        | 1 1// /     | 36-Ball WLCSP, Non-JEDEC 2.36 mm x 2.36 mm, 0.4 mm Pitch   | 2.36 mm  | 2.36 mm  | 0.18 mm  | 0.18 mm  |
| FSA | 644BUCX        | I KIVI      | 36-Ball WLCSP, Non-JEDEC 2.415 mm x 2.415 mm, 0.4 mm Pitch | 2.415 mm | 2.415 mm | 0.208 mm | 0.208 mm |





RECOMMENDED LAND PATTERN (NSMD PAD TYPE)







#### **NOTES**

- A. NO JEDEC REGISTRATION APPLIES.
- B. DIMENSIONS ARE IN MILLIMETERS.
- C. DIMENSIONS AND TOLERANCE PER ASMEY14.5M, 1994.
- D. DATUM C IS DEFINED BY THE SPHERICAL CROWNS OF THE BALLS.
- PACKAGE NOMINAL HEIGHT IS 500 ± 39 MICRONS (461-539 MICRONS).
- FOR DIMENSIONS D, E, X, AND Y SEE PRODUCT DATASHEET.
  - G. DRAWING FILNAME: MKT-UC036AArev1.





RECOMMENDED LAND PATTERN (NSMD PAD TYPE)







#### **NOTES**

- A. NO JEDEC REGISTRATION APPLIES.
- B. DIMENSIONS ARE IN MILLIMETERS.
- C. DIMENSIONS AND TOLERANCE PER ASMEY14.5M, 2009.
- D. DATUM C IS DEFINED BY THE SPHERICAL CROWNS OF THE BALLS.
- E.PACKAGE NOMINAL HEIGHT IS 495 ± 39 MICRONS (456-534 MICRONS).
- F. FOR DIMENSIONS D, E, X, AND Y SEE PRODUCT DATASHEET.
- G. DRAWING FILNAME: MKT-UC036AB REV1.



ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdt/Patent-Marking.pdf">www.onsemi.com/site/pdt/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and exp

### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada
Europe, Middle East and Africa Technical Support:
Phone: 421 33 790 2910
Japan Customer Focus Center
Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

FSA644UCX FSA644BUCX