

## **Freescale Semiconductor**

Data Sheet: Technical Data

## MC9S08GW64 Series

Covers: MC9S08GW64 and MC9S08GW32

### 8-Bit HCS08 Central Processor Unit (CPU)

- New version of S08 core with same performace as traditional S08 and lower power
- Up to 20 MHz CPU at 3.6 V to 2.15 V and up to 10 MHz CPU at 3.6 V to 1.8 V, across temperature range of -40 °C to 85 °C
- HC08 instruction set with added BGND instruction
- Support for up to 48 interrupt/reset sources

#### **On-Chip Memory**

- Flash read/program/erase over full operating voltage and temperature
- Random-access memory (RAM)
- Security circuitry to prevent unauthorized access to RAM and flash contents

### **Power-Saving Modes**

- Two low power stop modes and reduced power wait mode
- Low power run and wait modes allow peripherals to run while voltage regulator is in standby
- Peripheral clock gating register can disable clocks to unused modules, thereby reducing currents
- Very low power external oscillator that can be used in stop2 or stop3 modes to provide accurate clock source to real time counter
- 6 μs typical wakeup time from stop3 mode

#### **Clock Source Options**

- Oscillator (XOSC1) Loop-control Pierce oscillator; Crystal or ceramic resonator of 32.768 kHz; Clock source for iRTC or ICS
- Oscillator (XOSC2) Loop-control Pierce oscillator; Crystal or ceramic resonator range of 31.25 kHz to 38.4 kHz or 1 MHz to 16 MHz; optional clock source for ICS
- Internal Clock Source (ICS) Internal clock source module containing a frequency-locked-loop (FLL) controlled by internal or external reference (XOSC1, XOSC2); precision trimming of internal reference allows 0.2% resolution and 2% deviation over temperature and voltage; supporting CPU/bus frequencies from 1 MHz to 20 MHz

#### System Protection

- Watchdog computer operating properly (COP) reset with option to run from dedicated 1 kHz internal clock source or bus clock
- Low-voltage warning with interrupt
- Low-voltage detection with reset or interrupt
- Illegal opcode and illegal address detection with reset
- Flash block protection

#### **Development Support**

- Single-wire background debug interface
- Breakpoint capability to allow single breakpoint setting during in-circuit debugging (plus 3 more breakpoints in breakpoint unit)
- Breakpoint (BKPT) debug module containing three comparators (A, B, and C) with ability to match addresses in 64 KB space. Each

Document Number: MC9S08GW64 Rev. 3, 1/2011





64-LQFP Case 840F 10 × 10

comparator can be used as hardware breakpoint. Full mode, Comparator A compares address and Comparator B compares data. Supports both tag and force breakpoints

#### Peripherals

- LCD up to 4×40 or 8×36 LCD driver with internal charge pump and option to provide an internally regulated LCD reference that can be trimmed for contrast control
- ADC16 two analog-to-digital converters; 16-bit resolution; one dedicated differential per ADC; up to 16-ch; up to 2.5 μs conversion time for 12-bit mode; automatic compare function; hardware averaging; calibration registers; temperature sensor; internal bandgap reference channel; operation in stop3; fully functional from 3.6 V to 1.8 V
- PRACMP —three rail to rail programmable reference analog comparator; up to 8 inputs; on-chip programmable reference generator output; selectable interrupt on rising, falling, or either edge of comparator output; operation in stop3
- SCI four full duplex non-return to zero (NRZ); LIN master extended break generation; LIN slave extended break detection; wakeup on active edge; SCI0 designed for AMR operation; TxD of SCI1 and SCI2 can be modulated with timers and RxD can recieved through PRACMP.
- SPI— three full-duplex or single-wire bidirectional; double-buffered transmit and receive; master or slave mode; MSB-first or LSB-first shifting; SPI0 designed for AMR opeartion
- IIC up to 100 kbps with maximum bus loading; multi-master operation; programmable slave address; interrupt driven byte-by-byte data transfer; supporting broadcast mode and 10-bit addressing; supporting SM BUS functionality; can wake from stop3
- FTM 2-channel flextimer module; selectable input capture, output compare, or buffered edge- or center-aligned PWM on each channel
- IRTC independent real-time clock, independent power domain, 32 bytes RAM, 32.768 kHz input clock optional output to ICS, hardware calendar, hardware compensation due to crystal or temperature characteristics, tamper detection and indicator
- PCRC 16/32 bit programmable cyclic redundancy check for high-speed CRC calculation
- MTIM two 8-bit and one 16-bit timers; configurable clock inputs and interrupt generation on overflow
- PDB programmable delay block; optimized for scheduling ADC conversions
- PCNT position counter; working in stop3 mode without waking CPU; can be used to generate waveforms like timer

### Input/Output

- 57 GPIOs including one output-only pin
- Eight KBI interrupts with selectable polarity
- Hysteresis and configurable pullup device on all input pins; configurable slew rate and drive strength on all output pins.

#### **Package Options**

- 80-pin LQFP, 64-pin LQFP

This document contains information on a product under development. Freescale reserves the right to change or discontinue this product without notice.

© Freescale Semiconductor, Inc., 2010-2011. All rights reserved.





## **Table of Contents**

| 1 | Device | ces in the MC9S08GW64 Series3                    |   | 3.10.1 Control Timing                       | 29 |
|---|--------|--------------------------------------------------|---|---------------------------------------------|----|
| 2 | Pin A  | ssignments6                                      |   | 3.10.2 Timer (TPM/FTM) Module Timing        | 30 |
| 3 | Elect  | rical Characteristics10                          |   | 3.10.3 SPI Timing                           | 31 |
|   | 3.1    | Introduction                                     |   | 3.11 Analog Comparator (PRACMP) Electricals | 34 |
|   | 3.2    | Parameter Classification                         |   | 3.12 ADC Characteristics                    | 34 |
|   | 3.3    | Absolute Maximum Ratings                         |   | 3.13 VREF Characteristics                   | 39 |
|   | 3.4    | Thermal Characteristics11                        |   | 3.14 LCD Specifications                     | 40 |
|   | 3.5    | ESD Protection and Latch-Up Immunity             |   | 3.15 FLASH Specifications                   | 40 |
|   | 3.6    | DC Characteristics                               | 4 | Ordering Information                        | 41 |
|   | 3.7    | Supply Current Characteristics                   |   | 4.1 Device Numbering System                 | 41 |
|   | 3.8    | External Oscillator (XOSCVLP) Characteristics 26 | 5 | Package Information and Mechanical Drawings | 41 |
|   | 3.9    | Internal Clock Source (ICS) Characteristics      |   | •                                           |    |
|   | 3.10   | AC Characteristics                               |   |                                             |    |

# **Revision History**

To provide the most up-to-date information, the revision of our documents on the World Wide Web will be the most current. Your printed copy may be an earlier revision. To verify you have the latest information available, refer to:

http://freescale.com/

The following revision history table summarizes changes contained in this document.

| Rev | Date       | Description of Changes                                                                                                                                  |
|-----|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | 5/26/2010  | Initial public release                                                                                                                                  |
| 2   | 10/29/2010 | Completed all the TBDs. Updated the voltage output data in the Table 20. Changed the classification marking of II <sub>InT</sub> I to C in the Table 8. |
| 3   | 1/28/2011  | Updated Table 7.                                                                                                                                        |

## **Related Documentation**

Find the most current versions of all documents at: http://www.freescale.com

### Reference Manual (MC9S08GW64RM)

Contains extensive product information including modes of operation, memory, resets and interrupts, register definition, port pins, CPU, and all module information.

MC9S08GW64 Series MCU Data Sheet, Rev. 3



# 1 Devices in the MC9S08GW64 Series

Table 1 summarizes the feature set available in the MC9S08GW64 series of MCUs.

Table 1. MC9S08GW64 Series Features by MCU and Package

| Feature                                       | MC9S0                                    | 8GW64          | MC9S0          | 8GW32          |  |
|-----------------------------------------------|------------------------------------------|----------------|----------------|----------------|--|
| Package                                       | 80-pin<br>LQFP                           | 64-pin<br>LQFP | 80-pin<br>LQFP | 64-pin<br>LQFP |  |
| FLASH                                         | 65,536                                   | Bytes          | 32,768         | Bytes          |  |
| RAM                                           | 4,032                                    | Bytes          | 2,048          | Bytes          |  |
| ADC0 <sup>1</sup><br>Single-ended<br>Channels | 7-ch                                     | 7-ch           | 7-ch           | 7-ch           |  |
| ADC0 Differential<br>Channels <sup>2</sup>    | 1                                        | 0              | 1              | 0              |  |
| ADC1<br>Single-ended<br>Channels              | 7-ch                                     | 7-ch           | 7-ch           | 7-ch           |  |
| ADC1 Differential<br>Channels                 | 1                                        | 1              | 1              | 1              |  |
| ВКРТ                                          | ye                                       | es             | ує             | es             |  |
| ICS                                           | y€                                       | es             | y€             | es             |  |
| IIC                                           | yes yes                                  |                | es             |                |  |
| IRQ                                           | y€                                       | es             | ує             | yes            |  |
| IRTC                                          | ує                                       | es             | ує             | es             |  |
| KBI                                           | 8-                                       | ch             | 8-             | ch             |  |
| MTIM8                                         | 2                                        | 2              | 2              | 2              |  |
| MTIM16                                        | y€                                       | es             | ує             | es             |  |
| PCNT                                          | y€                                       | es             | y€             | es             |  |
| PCRC                                          | y€                                       | es             | y€             | es             |  |
| PDB                                           | y€                                       | es             | ує             | es             |  |
| PRACMP                                        | 3                                        | 3              | :              | 3              |  |
| SCI                                           | 4                                        | 1              | 4              | 1              |  |
| SPI                                           | SPI         3           FTM         2-ch |                | (              | 3              |  |
| FTM                                           |                                          |                | 2-             | ch             |  |
| LCD                                           | 8×36<br>4×40                             | 8×24<br>4×28   | 8×36<br>4×40   | 8×24<br>4×28   |  |
| VREFO                                         | yes                                      | yes            | yes            | yes            |  |
| XOSC                                          | 2                                        | 2              | 2              | 2              |  |
| I/O pins <sup>3</sup>                         | 57                                       | 45             | 57             | 45             |  |



### Devices in the MC9S08GW64 Series

- There are two 16-bit ADC modules, so two parallel conversions at two channels can be made simultaneously.
- $^{2}\,$  Each differential channel consists of two pins (DADPx and DADMx).
- <sup>3</sup> The I/O pins include one output-only pin.

The block diagram in Figure 1 shows the structure of the MC9S08GW64 series MCUs.



#### Devices in the MC9S08GW64 Series



Figure 1. MC9S08GW64 Series Block Diagram



Pin Assignments

# 2 Pin Assignments

This section shows the pin assignments for the MC9S08GW64 series devices.



Figure 2. MC9S08GW64 Series in 80-Pin LQFP Package

MC9S08GW64 Series MCU Data Sheet, Rev. 3





Figure 3. MC9S08GW64 Series in 64-Pin LQFP Package

Table 2. Pin Availability by Package Pin-Count

| 80 | 64 | Port Pin | Default func | Alt 1 | Alt 2 | Alt3 | Alt4 |
|----|----|----------|--------------|-------|-------|------|------|
| 1  | 1  | PTE6     | PTE6         |       | LCD24 |      |      |
| 2  | 2  | PTE7     | PTE7         |       | LCD25 |      |      |
| 3  | 3  | PTF0     | PTF0         | LCD26 |       |      |      |
| 4  | 4  | PTF1     | PTF1         | LCD27 |       |      |      |
| 5  |    | PTF2     | PTF2         | LCD28 |       |      |      |
| 6  |    | PTF3     | PTF3         | LCD29 |       |      |      |

MC9S08GW64 Series MCU Data Sheet, Rev. 3



## **Pin Assignments**

Table 2. Pin Availability by Package Pin-Count (continued)

| 80 | 64 | Port Pin             | Default func      | Alt 1     | Alt 2   | Alt3    | Alt4  |
|----|----|----------------------|-------------------|-----------|---------|---------|-------|
| 7  |    | PTF4                 | PTF4              | LCD30     |         |         |       |
| 8  |    | PTF5                 | PTF5              | LCD31     |         |         |       |
| 9  | 5  | PTF6                 | PTF6              | MTIMCLK   | AD4     | LCD32   |       |
| 10 | 6  | PTF7                 | PTF7              | FTMCLK    | AD5     | LCD33   |       |
| 11 | 7  | PTG0                 | PTG0              | MOSI1     | AD6     | LCD34   |       |
| 12 | 8  | PTG1                 | PTG1              | MISO1     | AD7     | LCD35   |       |
| 13 | 9  | PTG2                 | PTG2              | SCLK1     | AD8     | LCD36   |       |
| 14 | 10 | PTG3                 | PTG3              | SS1       | AD9     | LCD37   |       |
| 15 | 11 | PTG4                 | PTG4              | CMPOUT1   | RxD3    | AD10    | LCD38 |
| 16 | 12 | PTG5                 | PTG5              | CMPOUT2   | TxD3    | AD11    | LCD39 |
| 17 | 13 | PTG6                 | PTG6              | CMPP3     | AD12    | PCNT0   | LCD40 |
| 18 | 14 | PTG7                 | PTG7              | CMPP4     | AD13    | PCNT1   | LCD41 |
| 19 | 15 | PTH0                 | PTH0              | CMPP5     | AD14    | PCNT2   | LCD42 |
| 20 | 16 | PTH1                 | PTH1              | RTCCLKOUT | AD15    | LCD43   |       |
| 21 | 17 | V <sub>DDA</sub>     | V <sub>DDA</sub>  |           |         |         |       |
| 22 | 17 | V <sub>REFH</sub>    | V <sub>REFH</sub> |           |         |         |       |
| 23 |    | V <sub>SSA</sub>     | V <sub>SSA</sub>  |           |         |         |       |
| 24 | 18 | V <sub>REFL</sub>    | V <sub>REFL</sub> |           |         |         |       |
| 25 |    | DADP0                | DADP0             |           |         |         |       |
| 26 |    | DADM0                | DADM0             |           |         |         |       |
| 27 | 19 | V <sub>REFO</sub>    | V <sub>REFO</sub> |           |         |         |       |
| 28 | 20 | DADP1                | DADP1             |           |         |         |       |
| 29 | 21 | DADM1                | DADM1             |           |         |         |       |
| 30 | 22 | V <sub>BAT</sub>     | V <sub>BAT</sub>  |           |         |         |       |
| 31 | 23 | EXTAL1               | EXTAL1            |           |         |         |       |
| 32 | 24 | XTAL1                | XTAL1             |           |         |         |       |
| 33 | 25 | TAMPER1 <sup>1</sup> | TAMPER1           |           |         |         |       |
| 34 | 26 | TAMPER2              | TAMPER2           |           |         |         |       |
| 35 | 27 | PTA0                 | PTA0              | MOSI2     | PCNTCH0 | SCL     | AD2   |
| 36 | 28 | PTA1                 | PTA1              | MISO2     | PCNTCH1 | SDA     | AD3   |
| 37 | 29 | PTA2                 | PTA2              | SCLK2     | FTMCH0  | PCNT0   | CMPP0 |
| 38 | 30 | PTA3                 | PTA3              | SS2       | FTMCH1  | PCNT1   | CMPP1 |
| 39 | 31 | PTA4                 | PTA4              | MTIMCLK   | RxD2    | PCNT2   | CMPP2 |
| 40 | 32 | PTA5 <sup>2</sup>    | PTA5              | FTMCLK    | TxD2    | EXTRIG  | IRQ   |
| 41 | 33 | PTA6 <sup>3</sup>    | BKGD/MS           | CMPOUT0   | CLKOUT  | BKGD/MS |       |

MC9S08GW64 Series MCU Data Sheet, Rev. 3



Table 2. Pin Availability by Package Pin-Count (continued)

| 80 | 64 | Port Pin          | Default func     | Alt 1   | Alt 2  | Alt3   | Alt4  |
|----|----|-------------------|------------------|---------|--------|--------|-------|
| 42 | 34 | $V_{DD}$          | V <sub>DD</sub>  |         |        |        |       |
| 43 | 35 | $V_{SS}$          | V <sub>SS</sub>  |         |        |        |       |
| 44 | 36 | PTB0              | PTB0             | KBIP0   | TxD1   | EXTAL2 |       |
| 45 | 37 | PTB1 <sup>1</sup> | PTB1             | KBIP1   | RxD1   | CMPP6  | XTAL2 |
| 46 | 38 | RESET             | RESET            |         |        |        |       |
| 47 | 39 | PTB2              | PTB2             | KBIP2   | MOSI0  | MISO0  | RxD0  |
| 48 | 40 | PTB3 <sup>4</sup> | PTB3             | KBIP3   | MISO0  | MOSI0  | TxD0  |
| 49 | 41 | PTB4 <sup>3</sup> | PTB4             | KBIP4   | SCLK0  | SCL    |       |
| 50 | 42 | PTB5 <sup>3</sup> | PTB5             | KBIP5   | SS0    | SDA    |       |
| 51 | 43 | PTB6              | PTB6             | KBIP6   | RxD2   | LCD0   |       |
| 52 | 44 | PTB7              | PTB7             | KBIP7   | TxD2   | LCD1   |       |
| 53 |    | PTC0              | PTC0             | MOSI1   | LCD2   |        |       |
| 54 |    | PTC1              | PTC1             | MISO1   | LCD3   |        |       |
| 55 |    | PTC2              | PTC2             | SCLK1   | LCD4   |        |       |
| 56 |    | PTC3              | PTC3             | SS1     | LCD5   |        |       |
| 57 | 45 | PTC4              | PTC4             | FTMCH0  | RxD1   | LCD6   |       |
| 58 | 46 | PTC5              | PTC5             | FTMCH1  | TxD1   | LCD7   |       |
| 59 | 47 | PTC6              | PTC6             | PCNTCH0 | RxD3   | LCD8   |       |
| 60 | 48 | PTC7              | PTC7             | PCNTCH1 | TxD3   | LCD9   |       |
| 61 | 49 | PTD0              | PTD0             | KBIP0   | MOSI2  | LCD10  |       |
| 62 | 50 | PTD1              | PTD1             | KBIP1   | MISO2  | LCD11  |       |
| 63 | 51 | PTD2              | PTD2             | KBIP2   | SCLK2  | LCD12  |       |
| 64 | 52 | PTD3              | PTD3             | KBIP3   | SS2    | LCD13  |       |
| 65 | 53 | PTD4              | PTD4             | KBIP4   | LCD14  |        |       |
| 66 | 54 | PTD5              | PTD5             | KBIP5   | CLKOUT | LCD15  |       |
| 67 | 55 | PTD6              | PTD6             | KBIP6   | LCD16  |        |       |
| 68 | 56 | PTD7              | PTD7             | KBIP7   | LCD17  |        |       |
| 69 |    | PTE0              | PTE0             | LCD18   |        |        |       |
| 70 |    | PTE1              | PTE1             | LCD19   |        |        |       |
| 71 |    | PTE2              | PTE2             | LCD20   |        |        |       |
| 72 |    | PTE3              | PTE3             | LCD21   |        |        |       |
| 73 | 57 | PTE4              | PTE4             |         | LCD22  |        |       |
| 74 | 58 | PTE5              | PTE5             |         | LCD23  |        |       |
| 75 | 59 | V <sub>SS</sub>   | V <sub>SS</sub>  |         |        |        |       |
| 76 | 60 | $V_{LL3}$         | V <sub>LL3</sub> |         |        |        |       |

MC9S08GW64 Series MCU Data Sheet, Rev. 3



| 80 | 64 | Port Pin          | Default func      | Alt 1 | Alt 2 | Alt3 | Alt4 |
|----|----|-------------------|-------------------|-------|-------|------|------|
| 77 | 61 | V <sub>LL2</sub>  | V <sub>LL2</sub>  |       |       |      |      |
| 78 | 62 | V <sub>LL1</sub>  | V <sub>LL1</sub>  |       |       |      |      |
| 79 | 63 | V <sub>CAP2</sub> | V <sub>CAP2</sub> |       |       |      |      |
| 80 | 64 | V <sub>CAP1</sub> | V <sub>CAP1</sub> |       |       |      |      |

<sup>1</sup> TAMPER0 pin is dedicatedly used for Battery Removal Tamper and not exposed on any SoC pins.

## 3 Electrical Characteristics

## 3.1 Introduction

This section contains electrical and timing specifications for the MC9S08GW64 sries of microcontrollers available at the time of publication.

## 3.2 Parameter Classification

The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding the following classification is used and the parameters are tagged accordingly in the tables where appropriate:

**Table 3. Parameter Classifications** 

| Р | Those parameters are guaranteed during production testing on each individual device.                                                                                                                                   |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| С | Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations.                                                                              |
| Т | Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. |
| D | Those parameters are derived mainly from simulations.                                                                                                                                                                  |

### NOTE

The classification is shown in the column labeled "C" in the parameter tables where appropriate.

## 3.3 Absolute Maximum Ratings

Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the limits specified in Table 4 may affect device reliability or cause permanent damage to the device. For functional operating conditions, refer to the remaining tables in this section.

This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this

MC9S08GW64 Series MCU Data Sheet, Rev. 3

<sup>&</sup>lt;sup>2</sup> PTA5 is with double drive strength.

<sup>&</sup>lt;sup>3</sup> PTA6 is an output-only pin when it is configured as GPIO.

<sup>&</sup>lt;sup>4</sup> PTB2, PTB3 and PTB4 are compatible with 5 V devices with a pullup device.



high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for instance, either  $V_{SS}$  or  $V_{DD}$ ) or the programmable pull-up resistor associated with the pin is enabled.

| Table 4. Absolute | Maximum | Ratings |
|-------------------|---------|---------|
|-------------------|---------|---------|

| Rating                                                                                                            | Symbol           | Value                    | Unit |
|-------------------------------------------------------------------------------------------------------------------|------------------|--------------------------|------|
| Supply voltage                                                                                                    | $V_{DD}$         | -0.3 to +3.8             | V    |
| Maximum current into V <sub>DD</sub>                                                                              | I <sub>DD</sub>  | 120                      | mA   |
| Digital input voltage                                                                                             | V <sub>In</sub>  | $-0.3$ to $V_{DD} + 0.3$ | V    |
| Instantaneous maximum current Single pin limit (applies to all port pins except PTA5 and PTB1) <sup>1, 2, 3</sup> | I <sub>D</sub>   | ± 25                     | mA   |
| Instantaneous maximum current Single pin limit (applies to PTA5 and PTB1) <sup>1,2,3</sup>                        | I <sub>D</sub>   | ± 50                     | mA   |
| Storage temperature range                                                                                         | T <sub>stg</sub> | -55 to 150               | °C   |

Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive (V<sub>DD</sub>) and negative (V<sub>SS</sub>) clamp voltages, then use the larger of the two resistance values.

## 3.4 Thermal Characteristics

This section provides information about operating temperature range, power dissipation, and package thermal resistance. Power dissipation on I/O pins is usually small compared to the power dissipation in on-chip logic and voltage regulator circuits, and it is user-determined rather than being controlled by the MCU design. To take  $P_{I/O}$  into account in power calculations, determine the difference between actual pin voltage and  $V_{SS}$  or  $V_{DD}$  and multiply by the pin current for each I/O pin. Except in cases of unusually high pin current (heavy loads), the difference between pin voltage and  $V_{SS}$  or  $V_{DD}$  will be very small.

**Table 5. Thermal Characteristics** 

| Rating                                 | Symbol            | Value                                         | Unit |
|----------------------------------------|-------------------|-----------------------------------------------|------|
| Operating temperature range (packaged) | T <sub>A</sub>    | T <sub>L</sub> to T <sub>H</sub><br>-40 to 85 | °C   |
| Maximum junction temperature           | $T_J$             | 95                                            | °C   |
| Thermal resistance Single-layer board  |                   |                                               |      |
| 80-pin LQFP                            | $\theta_{\sf JA}$ | 61                                            | °C/W |
| 64-pin LQFP                            |                   | 70                                            |      |
| Thermal resistance<br>Four-layer board |                   |                                               |      |
| 80-pin LQFP                            | $\theta_{\sf JA}$ | 48                                            | °C/W |
| 64-pin LQFP                            |                   | 52                                            |      |

MC9S08GW64 Series MCU Data Sheet, Rev. 3

<sup>&</sup>lt;sup>2</sup> All functional non-supply pins are internally clamped to  $V_{SS}$  and  $V_{DD}$ .

Power supply must maintain regulation within operating V<sub>DD</sub> range during instantaneous and operating maximum current conditions. If positive injection current (V<sub>In</sub> > V<sub>DD</sub>) is greater than I<sub>DD</sub>, the injection current may flow out of V<sub>DD</sub> and could result in external power supply going out of regulation. Ensure external V<sub>DD</sub> load will shunt current greater than maximum injection current. This will be the greatest risk when the MCU is not consuming power. Examples are: if no system clock is present, or if the clock rate is very low (which would reduce overall power consumption).



The average chip-junction temperature  $(T_J)$  in °C can be obtained from:

$$T_{J} = T_{A} + (P_{D} \times \theta_{JA})$$
 Eqn. 1

where:

 $T_A =$  Ambient temperature, °C

 $\theta_{\rm JA}$  = Package thermal resistance, junction-to-ambient, °C/W

 $P_D = P_{int} + P_{I/O}$ 

 $P_{int} = I_{DD} \times V_{DD}$ , Watts — chip internal power

 $P_{I/O}$  = Power dissipation on input and output pins — user determined

For most applications,  $P_{I/O} \ll P_{int}$  and can be neglected. An approximate relationship between  $P_D$  and  $T_J$  (if  $P_{I/O}$  is neglected) is:

$$P_D = K \div (T_A + 273^{\circ}C)$$
 Eqn. 2

Solving Equation 1 and Equation 2 for K gives:

$$K = P_D \times (T_A + 273^{\circ}C) + \theta_{JA} \times (P_D)^2$$
 Eqn. 3

where K is a constant pertaining to the particular part. K can be determined from equation 3 by measuring  $P_D$  (at equilibrium) for a known  $T_A$ . Using this value of K, the values of  $P_D$  and  $T_J$  can be obtained by solving Equation 1 and Equation 2 iteratively for any value of  $T_A$ .

## 3.5 ESD Protection and Latch-Up Immunity

Although damage from electrostatic discharge (ESD) is much less common on these devices than on early CMOS circuits, normal handling precautions should be taken to avoid exposure to static discharge. Qualification tests are performed to ensure that these devices can withstand exposure to reasonable levels of static without suffering any permanent damage.

All ESD testing is in conformity with AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits. During the device qualification, ESD stresses were performed for the human body model (HBM), the machine model (MM) and the charge device model (CDM).

A device is defined as a failure if after exposure to ESD pulses the device no longer meets the device specification. Complete DC parametric and functional testing is performed per the applicable device specification at room temperature followed by hot temperature, unless instructed otherwise in the device specification.

Table 6. ESD and Latch-up Test Conditions

| Model               | Description                 | Symbol | Value | Unit |
|---------------------|-----------------------------|--------|-------|------|
| Human<br>Body Model | Series resistance           | R1     | 1500  | Ω    |
| Body Model          | Storage capacitance         | С      | 100   | pF   |
|                     | Number of pulses per pin    | _      | 3     |      |
| Charge<br>Device    | Series resistance           | R1     | 0     | Ω    |
| Model               | Storage capacitance         | С      | 200   | pF   |
|                     | Number of pulses per pin    | _      | 3     |      |
| Latch-up            | Minimum input voltage limit |        | -2.5  | V    |
|                     | Maximum input voltage limit |        | 7.5   | V    |

MC9S08GW64 Series MCU Data Sheet, Rev. 3



| No. | Rating <sup>1</sup>                                                                                                                                                                                 | Symbol           | Min               | Max | Unit |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------|-----|------|
| 1   | Human body model (HBM)                                                                                                                                                                              | V <sub>HBM</sub> | ±2000             | _   | V    |
| 2   | Machine Model (MM)                                                                                                                                                                                  | V <sub>MM</sub>  | ±200              | _   | V    |
| 3   | Charge device model (CDM)                                                                                                                                                                           | V <sub>CDM</sub> | ±500              | _   | V    |
| 4   | Latch-up current at T <sub>A</sub> = 85°C (applies to all pins except pin 31EXTAL1 and pin 30 XTAL1 in 80-pin package, applies to all pins except pin 23 EXTAL1 and pin 24 XTAL1 in 64-pin package) | I <sub>LAT</sub> | ±100 <sup>2</sup> | ı   | mA   |
|     | Latch-up current at T <sub>A</sub> = 85°C (applies to pin 31EXTAL1 and pin 30 XTAL1 in 80-pin package, applies to pin 23 EXTAL1 and pin 24 XTAL1 in 64-pin package)                                 | I <sub>LAT</sub> | ±62 <sup>3</sup>  | _   | mA   |

Parameter is achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted.

## 3.6 DC Characteristics

This section includes information about power supply requirements and I/O pin characteristics.

**Table 8. DC Characteristics** 

| Num | С |                     | Characteristic                           | Symbol           | Condition                                             | Min                   | Typ <sup>1</sup> | Max | Unit |
|-----|---|---------------------|------------------------------------------|------------------|-------------------------------------------------------|-----------------------|------------------|-----|------|
| 1   |   | Operating Vo        | Itage                                    |                  |                                                       | 1.8                   |                  | 3.6 | V    |
| 2   | С | Output high voltage | All non-LCD pins low-drive strength      |                  | $V_{DD} > 1.8 \text{ V}$ $I_{Load} = -0.6 \text{ mA}$ | V <sub>DD</sub> – 0.5 | _                | _   | V    |
|     | Р | _                   | All non-LCD pins<br>high-drive strength  |                  | $V_{DD} > 2.7 \text{ V}$ $I_{Load} = -10 \text{ mA}$  | V <sub>DD</sub> – 0.5 | _                | _   |      |
|     | С |                     |                                          |                  | $V_{DD} > 1.8 \text{ V}$ $I_{Load} = -3 \text{ mA}$   | V <sub>DD</sub> – 0.5 | _                | _   |      |
| 3   | С | Output high voltage | All LCD/GPIO pins<br>low-drive strength  |                  | $V_{DD} > 1.8 \text{ V}$ $I_{Load} = -0.5 \text{ mA}$ | V <sub>DD</sub> – 0.5 | _                | _   | V    |
|     | Р | _                   | All LCD/GPIO pins<br>high-drive strength |                  | $V_{DD} > 2.7 \text{ V}$ $I_{Load} = -2.5 \text{ mA}$ | V <sub>DD</sub> – 0.5 | _                | _   |      |
|     | С |                     |                                          |                  | $V_{DD} > 1.8 \text{ V}$ $I_{Load} = -1 \text{ mA}$   | V <sub>DD</sub> – 0.5 | _                | _   |      |
| 4   | D | Output high current | Max total I <sub>OH</sub> for all ports  | I <sub>OHT</sub> |                                                       | _                     | _                | 100 | mA   |

 $<sup>^2</sup>$  These pins meet JESD78A Class II (section 1.2) Level A (section 1.3) requirement of  $\pm 100$ mA.

 $<sup>^3</sup>$  This pin meets JESD78A Class II (section 1.2) Level B (section 1.3) characterization to  $\pm 62$ mA.



**Table 8. DC Characteristics (continued)** 

| Num | С |                                           | Characteristic                                     | Symbol                              | Condition                                            | Min                    | Typ <sup>1</sup> | Max                    | Unit |
|-----|---|-------------------------------------------|----------------------------------------------------|-------------------------------------|------------------------------------------------------|------------------------|------------------|------------------------|------|
| 5   | С | Output low voltage                        | All non-LCD pins low-drive strength                | V <sub>OL</sub>                     | $V_{DD} > 1.8 \text{ V}$ $I_{Load} = 0.6 \text{ mA}$ | _                      | _                | 0.5                    | V    |
|     | Р |                                           | All non-LCD pins<br>high-drive strength            |                                     | $V_{DD} > 2.7 V$ $I_{Load} = 10 \text{ mA}$          | _                      | _                | 0.5                    |      |
|     | С |                                           |                                                    |                                     | $V_{DD} > 1.8 V$<br>$I_{Load} = 3 mA$                | _                      | _                | 0.5                    |      |
| 6   | С | Output low voltage                        | All LCD/GPIO pins low-drive strength               | $V_{OL}$                            | $V_{DD} > 1.8 V$ $I_{Load} = 0.5 mA$                 | _                      | _                | 0.5                    | V    |
|     | Р |                                           | All LCD/GPIO pins high-drive strength              |                                     | $V_{DD} > 2.7 V$<br>$I_{Load} = 3 mA$                | _                      | _                | 0.5                    |      |
|     | С |                                           |                                                    |                                     | $V_{DD} > 1.8 V$ $I_{Load} = 1 \text{ mA}$           | _                      | _                | 0.5                    |      |
| 7   | D | Output low current                        | Max total I <sub>OL</sub> for all ports            | l <sub>OLT</sub>                    |                                                      | _                      | _                | 100                    | mA   |
| 8   |   | Input high                                | all digital inputs                                 | $V_{IH}$                            | $V_{DD} > 2.7 \text{ V}$                             | 0.70 x V <sub>DD</sub> | _                | _                      | V    |
|     | С | voltage                                   |                                                    |                                     | V <sub>DD</sub> > 1.8 V                              | 0.85 x V <sub>DD</sub> |                  | _                      |      |
| 9   | Р | Input low                                 | all digital inputs                                 | $V_{IL}$                            | $V_{DD} > 2.7 \text{ V}$                             | _                      |                  | 0.35 x V <sub>DD</sub> |      |
|     | С | voltage                                   |                                                    |                                     | $V_{DD} > 1.8 \text{ V}$                             | _                      | _                | 0.30 x V <sub>DD</sub> |      |
| 10  | С | Input<br>hysteresis                       | all digital inputs                                 | $V_{hys}$                           |                                                      | 0.06 x V <sub>DD</sub> | _                | _                      | mV   |
| 11  | Р | Input<br>leakage<br>current               | all input only pins<br>(per pin)                   | <sub>In</sub>                       | $V_{ln} = V_{DD}$ or $V_{SS}$                        | _                      | 0.025            | 1                      | μА   |
| 12  | P | Hi-Z<br>(off-state)<br>leakage<br>current | all input/output<br>(per pin)                      | ll <sub>OZ</sub> l                  | $V_{In} = V_{DD}$ or $V_{SS}$                        | _                      | 0.025            | 1                      | μΑ   |
| 13  | С | Total<br>leakage<br>current <sup>2</sup>  | Total leakage current for all pins                 | II <sub>InT</sub> I                 | $V_{In} = V_{DD}$ or $V_{SS}$                        | _                      | _                | 2                      | μА   |
| 14  | Р | Pullup,<br>Pulldown<br>resistors          | all digital inputs, when enabled                   | R <sub>PU,</sub><br>R <sub>PD</sub> |                                                      | 17.5                   | _                | 52.5                   | kΩ   |
| 15  | P | Pullup,<br>Pulldown<br>resistors          | all digital inputs, when enabled                   | R <sub>PU,</sub><br>R <sub>PD</sub> |                                                      | 17.5                   | _                | 52.5                   | kΩ   |
| 16  | D | DC injection                              | Single pin limit                                   | I <sub>IC</sub>                     | $V_{IN} < V_{SS}, V_{IN} > V_{DD}$                   | -0.2                   | _                | 0.2                    | mA   |
|     |   | current <sup>3, 4,</sup>                  | Total MCU limit, includes sum of all stressed pins |                                     |                                                      | <b>-</b> 5             | _                | 5                      | mA   |
| 17  | С | Input Capacitance, all pins               |                                                    | C <sub>In</sub>                     |                                                      | _                      | _                | 8                      | pF   |
| 18  | С | RAM retention voltage                     |                                                    | $V_{RAM}$                           |                                                      | _                      | 0.6              | 1.0                    | V    |
| 19  | С | iRTC RAM re                               | etention voltage                                   | V <sub>iRAM</sub>                   |                                                      | _                      | 1.05             | _                      | V    |
| 20  | С | POR re-arm                                | voltage <sup>6</sup>                               | V <sub>POR</sub>                    |                                                      | 0.9                    | 1.4              | 2.0                    | V    |
|     |   | POR re-arm                                |                                                    | t <sub>POR</sub>                    |                                                      | 10                     | _                | 1                      |      |



| Table 8. DC Characteristics (continued) |
|-----------------------------------------|
|-----------------------------------------|

| Num | С   |                                              | Characteristic                       | Symbol            | Condition | Min  | Typ <sup>1</sup> | Max  | Unit |
|-----|-----|----------------------------------------------|--------------------------------------|-------------------|-----------|------|------------------|------|------|
|     |     | _                                            | High range — V <sub>DD</sub> falling | .,                |           | 2.11 | 2.16             | 2.22 | V    |
| 22  | _   | detection<br>threshold                       | High range — V <sub>DD</sub> rising  | V <sub>LVDH</sub> |           | 2.16 | 2.23             | 2.27 |      |
|     | •   | _                                            | Low range — V <sub>DD</sub> falling  | .,                |           | 1.80 | 1.85             | 1.91 | V    |
| 23  | - 1 | detection<br>threshold                       | Low range — V <sub>DD</sub> rising   | V <sub>LVDL</sub> |           | 1.86 | 1.92             | 1.99 |      |
|     | •   | _                                            | V <sub>DD</sub> falling, LVWV = 1    | .,                |           | 2.36 | 2.46             | 2.56 | V    |
| 24  |     | warning<br>threshold                         | $V_{DD}$ rising, LVWV = 1            | V <sub>LVWH</sub> |           | 2.52 | 2.49             | 2.71 |      |
| 25  | С   | Low-voltage                                  | $V_{DD}$ falling, LVWV = 0           | V <sub>LVWL</sub> |           | 2.10 | 2.16             | 2.23 | V    |
| 20  | 0   | warning                                      | V <sub>DD</sub> rising, LVWV = 0     | V LVWL            |           | 2.15 | 2.23             | 2.26 |      |
| 26  |     | Low-voltage inhibit reset/recover hysteresis |                                      | V <sub>hys</sub>  |           | _    | 80               | _    | mV   |
| 27  | Р   | Bandgap Vo                                   | Itage Reference <sup>7</sup>         | $V_{BG}$          |           | 1.15 | 1.17             | 1.19 | V    |

<sup>&</sup>lt;sup>1</sup> Typical values are measured at 25°C. Characterized, not tested

 $<sup>^{7}</sup>$  Factory trimmed at  $V_{DD} = 3.0 \text{ V}$ , Temp =  $25^{\circ}\text{C}$ 



Figure 4. Non LCD pins I/O Pullup Typical Resistor Values

Total leakage current is the sum value for all GPIO pins. This leakage current is not distributed evenly across all pins but characterization data shows that individual pin leakage current maximums are less than 250nA.

All functional non-supply pins, except for PTB2 are internally clamped to V<sub>SS</sub> and V<sub>DD</sub>.

<sup>&</sup>lt;sup>4</sup> Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the larger of the two values.

<sup>&</sup>lt;sup>5</sup> Power supply must maintain regulation within operating V<sub>DD</sub> range during instantaneous and operating maximum current conditions. If the positive injection current (V<sub>In</sub> > V<sub>DD</sub>) is greater than I<sub>DD</sub>, the injection current may flow out of V<sub>DD</sub> and could result in external power supply going out of regulation. Ensure that external V<sub>DD</sub> load will shunt current greater than maximum injection current. This will be the greatest risk when the MCU is not consuming power. Examples are: if no system clock is present, or if clock rate is very low (which would reduce overall power consumption).

<sup>&</sup>lt;sup>6</sup> POR will occur below the minimum voltage.





Figure 5. Non LCD pins I/O Pulldown Typical Resistor Values





Figure 6. Typical Low-Side Driver (Sink) Characteristics(Non LCD pins) — Low Drive (PTxDSn = 0)







Figure 7. Typical Low-Side Driver (Sink) Characteristics(Non LCD pins) — High Drive (PTxDSn = 1)







Figure 8. Typical High-Side (Source) Characteristics (Non LCD pins)— Low Drive (PTxDSn = 0)







Figure 9. Typical High-Side (Source) Characteristics(Non LCD pins) — High Drive (PTxDSn = 1)







Figure 10. Typical Low-Side Driver (Sink) Characteristics(LCD/GPIO pins) — Low Drive (PTxDSn = 0)







Figure 11. Typical Low-Side Driver (Sink) Characteristics(LCD/GPIO pins) — High Drive (PTxDSn = 1)







Figure 12. Typical High-Side (Source) Characteristics (LCD/GPIO pins)— Low Drive (PTxDSn = 0)







Figure 13. Typical High-Side (Source) Characteristics(LCD/GPIO pins) — High Drive (PTxDSn = 1)

**Table 9. Supply Current Characteristics** 

#### 3.7 **Supply Current Characteristics**

This section includes information about power supply current in various operating modes.

Vpp

| Num | С | Parameter                                                                                                   | Symbol           | Freq            | (V) | Typ <sup>1</sup> | Max         | Unit | (°C)        |
|-----|---|-------------------------------------------------------------------------------------------------------------|------------------|-----------------|-----|------------------|-------------|------|-------------|
| 1   | С | Run supply current                                                                                          | RI <sub>DD</sub> | 20 MHz          | _   | 17.4             | 20.5        | mA   | −40 to 85°C |
|     | Т | FEI mode, all modules on, running from Flash                                                                |                  | 2 MHz           | 3   | 2.6              |             |      |             |
| 2   | С | Run supply current                                                                                          | RI <sub>DD</sub> | 20 MHz          | _   | 10.5             | _           | mA   | –40 to 85°C |
|     | Т | FEI mode, all modules off, running from Flash                                                               |                  | 2 MHz           | 3   | 1.6              | _           |      |             |
| 3   | Т | Run supply current LPRS=0, all modules off, running from Flash  RI <sub>DD</sub> 16 kHz FBILP  16 kHz FBELP | 3                | 158             | _   | μА               | −40 to 85°C |      |             |
|     | Т |                                                                                                             |                  | _               |     | 148              | _           |      |             |
| 4   | Т | Run supply current<br>LPRS=1, all modules off; running                                                      | RI <sub>DD</sub> | 16 kHz<br>FBILP | 3   | 160              | _           | μА   | –40 to 85°C |
|     | Т | from Flash                                                                                                  |                  | 16 kHz<br>FBELP |     | 23               |             |      |             |

MC9S08GW64 Series MCU Data Sheet, Rev. 3



**Table 9. Supply Current Characteristics** 

| Num | С | Parameter                                              | Symbol            | Bus<br>Freq     | V <sub>DD</sub><br>(V) | Typ <sup>1</sup> | Max  | Unit | Temp<br>(°C) |             |    |      |   |      |
|-----|---|--------------------------------------------------------|-------------------|-----------------|------------------------|------------------|------|------|--------------|-------------|----|------|---|------|
| 5   | Т | Run supply current<br>LPRS=1, all modules off; running | RI <sub>DD</sub>  | 16 kHz<br>FBILP | 3                      | 137              | _    | μΑ   | –40 to 85°C  |             |    |      |   |      |
|     | Т | from RAM                                               |                   | 16 kHz<br>FBELP |                        | 8                | _    |      |              |             |    |      |   |      |
| 6   | С | Wait mode supply current,                              | WI <sub>DD</sub>  | 20 MHz          | 3                      | 5.4              | 7.5  | mA   | –40 to 85°C  |             |    |      |   |      |
|     | С | all modules off                                        |                   | 2 MHz           |                        | 1.1              | _    |      |              |             |    |      |   |      |
| 7   | Т | Wait mode supply current                               | WI <sub>DD</sub>  | 16 kHz<br>FBILP | 3                      | 131              | _    | μА   | –40 to 85°C  |             |    |      |   |      |
|     | Т | LPRS = 0, all modules off                              |                   | 16 kHz<br>FBELP | 3                      | 123              | _    | μА   | −40 to 85°C  |             |    |      |   |      |
| 8   | Т | Wait mode supply current                               | WI <sub>DD</sub>  | 16 kHz<br>FBILP | 3                      | 159              | _    | μА   | –40 to 85°C  |             |    |      |   |      |
|     | Т | LPRS = 1, all modules off                              |                   |                 | 16 kHz<br>FBELP        | 3                | 5.6  | _    | μА           | –40 to 85°C |    |      |   |      |
| 9   |   | Stop2 mode supply current                              | S2I <sub>DD</sub> | N/A             | 3                      | 330              | 1000 |      | –40 to 25°C  |             |    |      |   |      |
|     | С |                                                        |                   |                 |                        |                  | 1622 | _    |              | 70°C        |    |      |   |      |
|     |   |                                                        |                   |                 |                        |                  |      |      | 6000         | _           | nA | 85°C |   |      |
|     |   |                                                        |                   |                 |                        |                  |      |      |              | N/A         | 2  | _    | _ | 111/ |
|     | С |                                                        |                   |                 |                        | _                | 1    |      | 70°C         |             |    |      |   |      |
|     |   |                                                        |                   |                 |                        |                  |      |      | 85°C         |             |    |      |   |      |
| 10  |   | Stop3 mode supply current                              | S3I <sub>DD</sub> | N/A             | 3                      | 474              | 1100 |      | –40 to 25°C  |             |    |      |   |      |
|     | С | No clocks active                                       |                   |                 |                        | 2608             |      |      | 70°C         |             |    |      |   |      |
|     |   |                                                        |                   |                 |                        | 9000             |      | nA   | 85°C         |             |    |      |   |      |
|     |   |                                                        |                   | N/A             | 2                      | _                | _    | '''` | –40 to 25°C  |             |    |      |   |      |
|     | С |                                                        |                   |                 |                        | _                | _    |      | 70°C         |             |    |      |   |      |
|     |   |                                                        |                   |                 |                        | _                | _    |      | 85°C         |             |    |      |   |      |

Typical values are measured at 25°C. Characterized, not tested.

Table 10. Stop Mode Adders ( $V_{DD}$ =3V,  $V_{DDA}$ = $V_{DD}$ )

| Num   | С | Parameter             | Condition                                     |     | Units |     |     |        |
|-------|---|-----------------------|-----------------------------------------------|-----|-------|-----|-----|--------|
| Nulli |   |                       | Condition                                     | -40 | 25    | 70  | 85  | Ullits |
| 1     | С | LPO                   |                                               | 100 | 100   | 150 | 175 | nA     |
| 2     | С | ERREFSTEN             | RANGE = HGO = 0                               | 600 | 737   | 830 | 863 | nA     |
| 3     | С | IREFSTEN <sup>1</sup> |                                               | _   | 73    | 80  | 92  | μА     |
| 4     | С | LVD <sup>1</sup>      | LVDSE = 1                                     | 110 | 112   | 112 | 113 | μА     |
| 5     | С | PRACMP <sup>1</sup>   | Not using the bandgap (BGBE = 0), PRG enabled | 30  | 35    | 40  | 55  | μА     |

## MC9S08GW64 Series MCU Data Sheet, Rev. 3



Table 10. Stop Mode Adders (continued)( $V_{DD}$ =3V,  $V_{DDA}$ = $V_{DD}$ )

| Num   | С | C Parameter       | Condition                                                                                                                                          |      |      | Units |      |        |
|-------|---|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|------|--------|
| Nulli |   | Parameter         | Condition                                                                                                                                          | -40  | 25   | 70    | 85   | Ullits |
| 6     | С | VREFO             | Not using the bandgap (BGBE = 0), in tight regulation mode                                                                                         | 264  | 286  | 296   | 298  | μА     |
| 7     | С | IRTC              |                                                                                                                                                    | 1.4  | 1.65 | 2.01  | 2.27 | μΑ     |
| 8     | С | ADC <sup>1</sup>  | ADLPC = ADLSMP = 1<br>Not using the bandgap (BGBE = 0),<br>single conversion                                                                       | 78.1 | 88.5 | 92.6  | 93.6 | μА     |
| 9     | С | LCD               | VIREG enabled for Contrast control, 1/8<br>Duty cycle, 8x24 configuration for<br>driving 192 Segments, 32Hz frame rate,<br>No LCD glass connected. | 0.67 | 0.88 | 3.74  | 7.16 | μА     |
| 10    | С | PCNT <sup>1</sup> | 32KHz clock, without PWM output                                                                                                                    | 33   | 47   | 67    | 77   | nA     |
| 11    | С | PCNT <sup>1</sup> | 32KHz clock, with PWM output                                                                                                                       | 40   | 50   | 63    | 77   | nA     |

Not available in stop2 mode.



## 3.8 External Oscillator (XOSCVLP) Characteristics

Reference Figure 14 and Figure 15 for crystal or resonator circuits.

Table 11. XOSCVLP and ICS Specifications (Temperature Range = −40 to 85°C Ambient)

| Num | С | Characteristic                                                                                                                                                                                                               | Symbol                         | Min              | Typ <sup>1</sup>                               | Max              | Unit              |
|-----|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|------------------|------------------------------------------------|------------------|-------------------|
| 1   | С | Oscillator crystal or resonator (EREFS = 1, ERCLKEN = 1) Low range (RANGE = 0) High range (RANGE = 1), high gain (HGO = 1) High range (RANGE = 1), low power (HGO = 0)                                                       |                                | 32<br>1<br>1     | _<br>_<br>_                                    | 38.4<br>16<br>8  | kHz<br>MHz<br>MHz |
| 2   | D | Load capacitors Low range (RANGE=0), low power (HGO=0) Other oscillator settings                                                                                                                                             | C <sub>1,</sub> C <sub>2</sub> |                  | See Note <sup>2</sup><br>See Note <sup>3</sup> |                  |                   |
| 3   | D | Feedback resistor Low range, low power (RANGE=0, HGO=0) <sup>2</sup> Low range, high gain (RANGE=0, HGO=1) High range (RANGE=1, HGO=X)                                                                                       | R <sub>F</sub>                 |                  | —<br>10<br>1                                   | _<br>_<br>_      | ΜΩ                |
| 4   | D | Series resistor — Low range, low power (RANGE = 0, HGO = 0) <sup>2</sup> Low range, high gain (RANGE = 0, HGO = 1) High range, low power (RANGE = 1, HGO = 0) High range, high gain (RANGE = 1, HGO = 1) ≥ 8 MHz 4 MHz 1 MHz | R <sub>S</sub>                 | 111 111          |                                                |                  | kΩ                |
| 5   | С | Crystal start-up time <sup>4</sup> Low range, low power Low range, high gain High range, low power High range, high gain                                                                                                     | t<br>CSTL<br>t<br>CSTH         | _<br>_<br>_<br>_ | 600<br>400<br>5<br>15                          | _<br>_<br>_<br>_ | ms                |
| 6   | D | Square wave input clock frequency (EREFS = 0, ERCLKEN = 1) FEE mode FBE or FBELP mode                                                                                                                                        | f <sub>extal</sub>             | 0.03125<br>0     | _                                              | 20<br>20         | MHz<br>MHz        |

<sup>&</sup>lt;sup>1</sup> Data in Typical column was characterized at 3.0 V, 25°C or is typical recommended value.

<sup>&</sup>lt;sup>2</sup> Load capacitors (C<sub>1</sub>,C<sub>2</sub>), feedback resistor (R<sub>F</sub>) and series resistor (R<sub>S</sub>) are incorporated internally when RANGE=HGO=0.

<sup>&</sup>lt;sup>3</sup> See crystal or resonator manufacturer's recommendation.

<sup>&</sup>lt;sup>4</sup> Proper PC board layout procedures must be followed to achieve specifications.





Figure 14. Typical Crystal or Resonator Circuit: High Range and Low Range/High Gain



Figure 15. Typical Crystal or Resonator Circuit: Low Range/Low Power

# 3.9 Internal Clock Source (ICS) Characteristics

**Table 12. ICS Frequency Specifications (Temperature Range = −40 to 85°C Ambient)** 

| Num | С | Characteristic                                                                                | Symbol                  | Min   | Typ <sup>1</sup> | Max    | Unit              |
|-----|---|-----------------------------------------------------------------------------------------------|-------------------------|-------|------------------|--------|-------------------|
| 1   | Р | Average internal reference frequency — factory trimmed at VDD = 3.6 V and temperature = 25 °C | f <sub>int_ft</sub>     | _     | 32.768           | _      | kHz               |
| 2   | Р | Average internal reference frequency - trimmed                                                | f <sub>int_t</sub>      | 31.25 | _                | 39.063 | kHz               |
| 3   | Т | Internal reference start-up time                                                              | t <sub>IRST</sub>       | _     | _                | 6      | μS                |
| 4   | Р | DCO output frequency range - untrimmed                                                        | f <sub>dco_ut</sub>     | 12.8  | 16.8             | 21.33  | MHz               |
| 5   | Р | DCO output frequency range - trimmed                                                          | f <sub>dco_t</sub>      | 16    | _                | 20     | MHz               |
| 6   | С | Resolution of trimmed DCO output frequency at fixed voltage and temperature (using FTRIM)     | Δf <sub>dco_res_t</sub> | _     | ± 0.1            | ± 0.2  | %f <sub>dco</sub> |
| 7   | С | Resolution of trimmed DCO output frequency at fixed voltage and temperature (not using FTRIM) | Δf <sub>dco_res_t</sub> |       | ± 0.2            | ± 0.4  | %f <sub>dco</sub> |
| 8   | С | Total deviation from trimmed DCO output frequency over voltage and temperature                | $\Delta f_{dco\_t}$     | _     | + 0.5<br>-1.0    | ± 2    | %f <sub>dco</sub> |



Table 12. ICS Frequency Specifications (Temperature Range = -40 to 85°C Ambient) (continued)

| Num | С | Characteristic                                                                                             | Symbol               | Min | Typ <sup>1</sup> | Max | Unit              |
|-----|---|------------------------------------------------------------------------------------------------------------|----------------------|-----|------------------|-----|-------------------|
| 9   | С | Total deviation from trimmed DCO output frequency over fixed voltage and temperature range of 0°C to 70 °C | Δf <sub>dco_t</sub>  | _   | ± 0.5            | ± 1 | %f <sub>dco</sub> |
| 10  | С | FLL acquisition time <sup>2</sup>                                                                          | t <sub>Acquire</sub> | _   | _                | 1   | ms                |
| 11  | С | Long term jitter of DCO output clock (averaged over 2-ms interval) $^{\rm 3}$                              | C <sub>Jitter</sub>  | _   | 0.02             | 0.2 | %f <sub>dco</sub> |

Data in Typical column was characterized at 3.0 V, 25°C or is typical recommended value.

### Deviation of DCO Output from Trimmed Frequency



Figure 16. Deviation of DCO Output from Trimmed Frequency (20 MHz, 3.0 V)

## 3.10 AC Characteristics

This section describes timing characteristics for each peripheral system.

This specification applies to any time the FLL reference source or reference divider is changed, trim value changed or changing from FLL disabled (FBELP, FBILP) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running.

Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>Bus</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the FLL circuitry via V<sub>DD</sub> and V<sub>SS</sub> and variation in the crystal oscillator frequency increase the C<sub>Jitter</sub> percentage for a given interval.



## 3.10.1 Control Timing

**Table 13. Control Timing** 

| Num | С | Rating                                                                                                                                                                             | Symbol                                | Min                           | Typ <sup>1</sup> | Max    | Unit |
|-----|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-------------------------------|------------------|--------|------|
| 1   | D | Bus frequency (t <sub>cyc</sub> = 1/f <sub>Bus</sub> )                                                                                                                             | f <sub>Bus</sub>                      | dc                            |                  | 20     | MHz  |
| 2   | D | Internal low power oscillator period                                                                                                                                               | t <sub>LPO</sub>                      | 700                           | _                | 1300   | μS   |
| 3   | D | External reset pulse width <sup>2</sup>                                                                                                                                            | t <sub>extrst</sub>                   | 100                           | _                | _      | ns   |
| 4   | D | Reset low drive                                                                                                                                                                    | t <sub>rstdrv</sub>                   | 34 x t <sub>cyc</sub>         | _                | _      | ns   |
| 5   | D | BKGD/MS setup time after issuing background debug force reset to enter user or BDM modes                                                                                           | t <sub>MSSU</sub>                     | 500                           | _                | _      | ns   |
| 6   | D | BKGD/MS hold time after issuing background debug force reset to enter user or BDM modes <sup>3</sup>                                                                               | t <sub>MSH</sub>                      | 100                           | _                | _      | μS   |
| 7   | D | IRQ pulse width Asynchronous path <sup>2</sup> Synchronous path <sup>4</sup>                                                                                                       | t <sub>ILIH</sub> , t <sub>IHIL</sub> | 100<br>1.5 x t <sub>cyc</sub> | _<br>_           | _<br>_ | ns   |
| 8   | D | Keyboard interrupt pulse width Asynchronous path <sup>2</sup> Synchronous path <sup>4</sup>                                                                                        | t <sub>ILIH,</sub> t <sub>IHIL</sub>  | 100<br>1.5 x t <sub>cyc</sub> |                  |        | ns   |
| 9   | С | Port rise and fall time — Non-LCD Pins  Low output drive (PTxDS = 0) (load = 50 pF) <sup>5, 6</sup> Slew rate control disabled (PTxSE = 0)  Slew rate control enabled (PTxSE = 1)  | t <sub>Rise</sub> , t <sub>Fall</sub> |                               | 16<br>23         |        | ns   |
|     |   | Port rise and fall time — Non-LCD Pins  High output drive (PTxDS = 1) (load = 50 pF) <sup>5, 6</sup> Slew rate control disabled (PTxSE = 0)  Slew rate control enabled (PTxSE = 1) | t <sub>Rise</sub> , t <sub>Fall</sub> | _                             | 5<br>9           | _<br>_ | ns   |
| 10  | С | Voltage Regulator Recovery time                                                                                                                                                    | t <sub>VRR</sub>                      | _                             | 6                | 10     | us   |

Typical values are based on characterization data at  $V_{DD} = 3.0 \text{ V}$ , 25°C unless otherwise stated.

<sup>&</sup>lt;sup>6</sup> Except for LCD pins in Open Drain mode.



 $<sup>^{2}</sup>$  This is the shortest pulse that is guaranteed to be recognized as a reset pin request.

<sup>&</sup>lt;sup>3</sup> To enter BDM mode following a POR, BKGD/MS should be held low during the power-up and for a hold time of  $t_{MSH}$  after  $V_{DD}$  rises above  $V_{LVD}$ .

This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In stop mode, the synchronizer is bypassed so shorter pulses can be recognized.

<sup>&</sup>lt;sup>5</sup> Timing is shown with respect to 20%  $V_{DD}$  and 80%  $V_{DD}$  levels. Temperature range –40°C to 85°C.





Figure 18. IRQ/KBIPx Timing

## 3.10.2 Timer (TPM/FTM) Module Timing

Synchronizer circuits determine the shortest input pulses that can be recognized or the fastest clock that can be used as the optional external source to the timer counter. These synchronizers operate from the current bus rate clock.

С Unit No. **Function Symbol** Max Min 1 D  $f_{Bus}/4$ External clock frequency 0 Hz f<sub>TCLK</sub> 2 D External clock period 4 **t**TCLK  $t_{cyc}$ 3 D External clock high time  $t_{clkh}$ 1.5  $t_{cyc}$ 4 D External clock low time 1.5 t<sub>clkl</sub>  $t_{\rm cyc}$ 5 D Input capture pulse width 1.5 t<sub>ICPW</sub>  $t_{cyc}$ 

**Table 14. TPM Input Timing** 



Figure 19. Timer External Clock





## 3.10.3 SPI Timing

Table 15 and Figure 20 through Figure 23 describe the timing requirements for the SPI system<sup>1,2</sup>.

Table 15. SPI Timing

| No. | С | Function                                          | Symbol                             | Min                                            | Max                                        | Unit                                   |
|-----|---|---------------------------------------------------|------------------------------------|------------------------------------------------|--------------------------------------------|----------------------------------------|
| _   | D | Operating frequency Master Slave                  | f <sub>op</sub>                    | f <sub>Bus</sub> /2048                         | f <sub>Bus</sub> /2<br>f <sub>Bus</sub> /4 | Hz                                     |
| 1   | D | SPSCK period<br>Master<br>Slave                   | t <sub>SPSCK</sub>                 | 2<br>4                                         | 2048<br>—                                  | t <sub>cyc</sub><br>t <sub>cyc</sub>   |
| 2   | D | Enable lead time<br>Master<br>Slave               | t <sub>Lead</sub>                  | 1/2<br>1                                       |                                            | t <sub>SPSCK</sub>                     |
| 3   | D | Enable lag time<br>Master<br>Slave                | t <sub>Lag</sub>                   | 1/2<br>1                                       |                                            | <sup>t</sup> spsck<br>t <sub>cyc</sub> |
| 4   | D | Clock (SPSCK) high or low time<br>Master<br>Slave | twspsck                            | t <sub>cyc</sub> – 30<br>t <sub>cyc</sub> – 30 | 1024 t <sub>cyc</sub>                      | ns<br>ns                               |
| (5) | D | Data setup time (inputs)  Master  Slave           | t <sub>SU</sub>                    | 30<br>30                                       |                                            | ns<br>ns                               |
| 6   | D | Data hold time (inputs)  Master Slave             | t <sub>HI</sub>                    | 0<br>25                                        |                                            | ns<br>ns                               |
| 7   | D | Slave access time                                 | t <sub>a</sub>                     | _                                              | 1                                          | t <sub>cyc</sub>                       |
| 8   | D | Slave MISO disable time                           | t <sub>dis</sub>                   | _                                              | 1                                          | t <sub>cyc</sub>                       |
| 9   | D | Data valid (after SPSCK edge) Master Slave        | t <sub>v</sub>                     |                                                | 60<br>60                                   | ns<br>ns                               |
| 10  | D | Data hold time (outputs)  Master  Slave           | t <sub>HO</sub>                    | 0<br>0                                         |                                            | ns<br>ns                               |
| 11) | D | Rise time<br>Input<br>Output                      | t <sub>RI</sub><br>t <sub>RO</sub> |                                                | t <sub>cyc</sub> – 25<br>25                | ns<br>ns                               |
| 12  | D | Fall time<br>Input<br>Output                      | t <sub>FI</sub>                    |                                                | t <sub>cyc</sub> – 25<br>25                | ns<br>ns                               |

<sup>1.</sup> There is 20 pF load on the SPI ports.

<sup>2.</sup> There are three types of SPI ports in MC9S08GW64 Series. They are ports for AMR, ports shared with LCD pads and normal ports. This timing is for normal ports condition.





#### NOTES:

- 1. SS output mode (DDS7 = 1, SSOE = 1).
- 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

Figure 20. SPI Master Timing (CPHA = 0)



### NOTES:

- 1.  $\overline{SS}$  output mode (DDS7 = 1, SSOE = 1).
- 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

Figure 21. SPI Master Timing (CPHA =1)





1. Not defined but normally MSB of character just received.

Figure 22. SPI Slave Timing (CPHA = 0)



NOTE:

1. Not defined but normally LSB of character just received.

Figure 23. SPI Slave Timing (CPHA = 1)

## 3.11 Analog Comparator (PRACMP) Electricals

**Table 16. PRACMP Electrical Specifications** 

| N  | С | Characteristic                                 | Symbol              | Min                   | Typical | Max             | Unit |
|----|---|------------------------------------------------|---------------------|-----------------------|---------|-----------------|------|
| 1  | D | Supply voltage                                 | V <sub>PWR</sub>    | 1.8                   | _       | 3.6             | V    |
| 2  | С | Supply current (active) (PRG enabled)          | I <sub>DDACT1</sub> | _                     | _       | 60              | μΑ   |
| 3  | С | Supply current (active) (PRG disabled)         | I <sub>DDACT2</sub> | _                     |         | 40              | μΑ   |
| 4  | С | Supply current (ACMP and PRG all disabled)     | I <sub>DDDIS</sub>  | _                     | _       | 2               | nA   |
| 5  | D | Analog input voltage                           | VAIN                | V <sub>SS</sub> - 0.3 | _       | $V_{DD}$        | V    |
| 6  | С | Analog input offset voltage                    | VAIO                | _                     | 5       | 40              | mV   |
| 7  | С | Analog comparator hysteresis                   | V <sub>H</sub>      | 3.0                   | _       | 20.0            | mV   |
| 8  | Р | Analog input leakage current                   | I <sub>ALKG</sub>   | _                     | _       | 1               | nA   |
| 9  | С | Analog comparator initialization delay         | tAINIT              | _                     | _       | 1.0             | μS   |
| 10 | С | Programmable reference generator inputs        | $V_{In1}(V_{DD})$   | 1.8                   | _       | $V_{DD}$        | V    |
| 11 | С | Programmable reference generator inputs        | $V_{In2}(V_{DD25})$ | 1.8                   | _       | 2.75            | V    |
| 12 | С | Programmable reference generator setup delay   | t <sub>PRGST</sub>  | _                     | _       | _               | ns   |
| 13 | С | Programmable reference generator step size     | Vstep               | -0.25                 | 1       | 0.25            | LSB  |
| 14 | С | Programmable reference generator voltage range | Vprgout             | V <sub>In</sub> /32   | _       | V <sub>in</sub> | V    |

## 3.12 ADC Characteristics

These specs all assume seperate  $V_{DDAD}$  supply for ADC and isolated pad segment for ADC supplies and differential inputs. Spec's should be de-rated for  $V_{REFH} = V_{bg}$  condition.

**Table 17. 16-bit ADC Operating Conditions** 

| Num | Charact eristic        | Conditions                                                                 | Symb              | Min  | Typ <sup>1</sup> | Max              | Unit | Comment |
|-----|------------------------|----------------------------------------------------------------------------|-------------------|------|------------------|------------------|------|---------|
| 1   | Supply                 | Absolute                                                                   | $V_{DDA}$         | 1.8  | _                | 3.6              | V    |         |
| 2   | voltage                | Delta to V <sub>DD</sub> (V <sub>DD</sub> -V <sub>DDA</sub> ) <sup>2</sup> | $\Delta V_{DDA}$  | -100 | 0                | 100              | mV   |         |
| 3   | Ground voltage         | Delta to V <sub>SS</sub> (V <sub>SS</sub> -V <sub>SSA</sub> ) <sup>2</sup> | $\Delta V_{SSA}$  | -100 | 0                | 100              | mV   |         |
| 4   | Ref<br>Voltage<br>High |                                                                            | V <sub>REFH</sub> | 1.15 | V <sub>DDA</sub> | V <sub>DDA</sub> | V    |         |



## **Table 17. 16-bit ADC Operating Conditions**

| Num | Charact eristic             | Conditions                                                                                                 | Symb              | Min               | Typ <sup>1</sup> | Max               | Unit | Comment             |
|-----|-----------------------------|------------------------------------------------------------------------------------------------------------|-------------------|-------------------|------------------|-------------------|------|---------------------|
| 5   | Ref<br>Voltage<br>Low       |                                                                                                            | V <sub>REFL</sub> | V <sub>SSA</sub>  | V <sub>SSA</sub> | V <sub>SSA</sub>  | V    |                     |
| 6   | Input<br>Voltage            |                                                                                                            | V <sub>ADIN</sub> | V <sub>REFL</sub> | _                | V <sub>REFH</sub> | V    |                     |
| 7   | Input<br>Capacit<br>ance    | 16-bit modes<br>8/10/12-bit modes                                                                          | C <sub>ADIN</sub> | _                 | 8<br>4           | 10<br>5           | pF   |                     |
| 8   | Input<br>Resista<br>nce     |                                                                                                            | R <sub>ADIN</sub> | _                 | 2                | 5                 | kΩ   |                     |
| 9   |                             | 16 bit modes<br>f <sub>ADCK</sub> > 8MHz<br>4MHz < f <sub>ADCK</sub> < 8MHz<br>f <sub>ADCK</sub> < 4MHz    |                   |                   |                  | 0.5<br>1<br>2     |      |                     |
| 10  | Analog<br>Source<br>Resista | 13/12 bit modes $f_{ADCK} > 8MHz$ $4MHz < f_{ADCK} < 8MHz$ $f_{ADCK} < 4MHz$                               | R <sub>AS</sub>   |                   |                  | 1<br>2<br>5       | kΩ   | External to MCU     |
| 11  | nce                         | 11/10 bit modes<br>f <sub>ADCK</sub> > 8MHz<br>4MHz < f <sub>ADCK</sub> < 8MHz<br>f <sub>ADCK</sub> < 4MHz |                   |                   |                  | 2<br>5<br>10      |      | Assumes<br>ADLSMP=0 |
| 12  |                             | 9/8 bit modes<br>f <sub>ADCK</sub> > 8MHz<br>f <sub>ADCK</sub> < 8MHz                                      |                   |                   |                  | 5<br>10           |      |                     |
| 13  | ADC                         | ADLPC = 0, ADHSC = 1                                                                                       |                   | 1.0               | _                | 10                |      |                     |
| 14  | Convers<br>ion<br>Clock     | ADLPC = 0, ADHSC = 0                                                                                       | f <sub>ADCK</sub> | 1.0               |                  | 5                 | MHz  |                     |
| 15  | Frea.                       | ADLPC = 1, ADHSC = 0                                                                                       |                   | 1.0               | _                | 2.5               |      |                     |

Typical values assume V<sub>DDA</sub> = 3.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 1.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.
 DC potential difference.





Figure 24. ADC Input Impedance Equivalency Diagram

Table 18. 16-bit ADC Characteristics full operating range( $V_{REFH} = V_{DDAD}$ ,  $V_{REFL} = V_{SSAD}$ ,  $F_{ADCK} \le 10 MHz$ )

| Characteristic               | Conditions <sup>1</sup>     | С                                       | Symb               | Min | Typ <sup>2</sup> | Max | Unit | Comment                |  |  |
|------------------------------|-----------------------------|-----------------------------------------|--------------------|-----|------------------|-----|------|------------------------|--|--|
| Supply Current               | ADLPC = 1, ADHSC = 0        |                                         |                    | _   | 215              | _   |      | ADLOMD O               |  |  |
|                              | ADLPC = 0, ADHSC = 0        | Т                                       | I <sub>DDA</sub>   | _   | 540              | _   | μА   | ADLSMP = 0<br>ADCO = 1 |  |  |
|                              | ADLPC=0, ADHSC=1            |                                         |                    | _   | 610              | _   |      |                        |  |  |
| Supply Current               | Stop, Reset, Module Off     | С                                       | I <sub>DDA</sub>   | _   | 0.072            | _   | μΑ   |                        |  |  |
| ADC                          | ADLPC = 1, ADHSC = 0        |                                         |                    | _   | 2.4              | _   |      |                        |  |  |
| Asynchronous<br>Clock Source | ADLPC = 0, ADHSC = 0        | Р                                       | f <sub>ADACK</sub> | _   | 5.2              | _   | MHz  | t <sub>ADACK</sub> =   |  |  |
|                              | ADLPC = 0, ADHSC = 1        |                                         |                    | _   | 6.2              | _   |      | 1/f <sub>ADACK</sub>   |  |  |
| Sample Time                  | See reference manual for sa | imple t                                 | imes               |     |                  |     |      |                        |  |  |
| Conversion<br>Time           | See reference manual for co | e reference manual for conversion times |                    |     |                  |     |      |                        |  |  |

 $<sup>^{1}</sup>$  All accuracy numbers assume the ADC is calibrated with  $V_{REFH} = V_{DDAD}$ 

Typical values assume V<sub>DDAD</sub> = 3.0V, Temp = 25°C, f<sub>ADCK</sub> = 2.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.



Table 19. 16-bit ADC Characteristics( $V_{REFH} = V_{DDAD} \ge 2.7V$ ,  $V_{REFL} = V_{SSAD}$ ,  $F_{ADCK} \le 4MHz$ , ADHSC=1)

| Characteristic                | Conditions <sup>1</sup>                              | С | Symb            | Min | Typ <sup>2</sup> | Max                | Unit             | Comment                                |
|-------------------------------|------------------------------------------------------|---|-----------------|-----|------------------|--------------------|------------------|----------------------------------------|
| Total<br>Unadjusted           | 16-bit differential mode<br>16-bit single-ended mode | Т | TUE             | _   | ±16<br>±20       | +24/-24<br>+32/-20 | LSB <sup>3</sup> | 32x<br>Hardware                        |
| Error                         | 13-bit differential mode<br>12-bit single-ended mode | Т |                 |     | ±1.5<br>±1.75    | ±2.0<br>±2.5       |                  | Averaging<br>(AVGE = %1<br>AVGS = %11) |
|                               | 11-bit differential mode<br>10-bit single-ended mode | Т |                 | _   | ±0.7<br>±0.8     | ±1.0<br>±1.25      |                  |                                        |
|                               | 9-bit differential mode<br>8-bit single-ended mode   | Т |                 |     | ±0.5<br>±0.5     | ±1.0<br>±1.0       |                  |                                        |
| Differential<br>Non-Linearity | 16-bit differential mode<br>16-bit single-ended mode | Т | DNL             | _   | ±2.5<br>±2.5     | ±3<br>±3           | LSB <sup>2</sup> |                                        |
|                               | 13-bit differential mode<br>12-bit single-ended mode | Т |                 | _   | ±0.7<br>±0.7     | ±1<br>±1           |                  |                                        |
|                               | 11-bit differential mode<br>10-bit single-ended mode | Т |                 | _   | ±0.5<br>±0.5     | ±0.75<br>±0.75     |                  |                                        |
|                               | 9-bit differential mode<br>8-bit single-ended mode   | Т |                 | _   | ±0.2<br>±0.2     | ±0.5<br>±0.5       |                  |                                        |
| Integral<br>Non-Linearity     | 16-bit differential mode<br>16-bit single-ended mode | Т | INL             | _   | ±6.0<br>±10.0    | ±12.0<br>±16.0     | LSB <sup>2</sup> |                                        |
|                               | 13-bit differential mode<br>12-bit single-ended mode | Т |                 | _   | ±1.0<br>±1.0     | ±2.0<br>±2.0       |                  |                                        |
|                               | 11-bit differential mode<br>10-bit single-ended mode | Т |                 | _   | ±0.5<br>±0.5     | ±1.0<br>±1.0       |                  |                                        |
|                               | 9-bit differential mode<br>8-bit single-ended mode   | Т |                 | _   | ±0.3<br>±0.3     | ±0.5<br>±0.5       |                  |                                        |
| Zero-Scale<br>Error           | 16-bit differential mode<br>16-bit single-ended mode | Т | E <sub>ZS</sub> | _   | ±4.0<br>±4.0     | +16/0<br>+16/-38   | LSB <sup>2</sup> | V <sub>ADIN</sub> = V <sub>SSAD</sub>  |
|                               | 13-bit differential mode<br>12-bit single-ended mode | Т |                 | _   | ±0.7<br>±0.7     | ±2.0<br>±2.0       |                  |                                        |
|                               | 11-bit differential mode<br>10-bit single-ended mode | Т |                 | _   | ±0.4<br>±0.4     | ±1.0<br>±1.0       |                  |                                        |
|                               | 9-bit differential mode<br>8-bit single-ended mode   | Т |                 |     | ±0.2<br>±0.2     | ±0.5<br>±0.5       |                  |                                        |



Table 19. 16-bit ADC Characteristics( $V_{REFH} = V_{DDAD} \ge 2.7V$ ,  $V_{REFL} = V_{SSAD}$ ,  $F_{ADCK} \le 4MHz$ , ADHSC=1)

| Characteristic                  | Conditions <sup>1</sup>                                            | С | Symb                | Min                | Typ <sup>2</sup>                         | Max               | Unit             | Comment                                                                  |
|---------------------------------|--------------------------------------------------------------------|---|---------------------|--------------------|------------------------------------------|-------------------|------------------|--------------------------------------------------------------------------|
| Full-Scale<br>Error             | 16-bit differential mode<br>16-bit single-ended mode               | Т | E <sub>FS</sub>     | _                  | +8/0<br>+12/0                            | +24/0<br>+24/0    | LSB <sup>2</sup> | $V_{ADIN} = V_{DDAD}$                                                    |
|                                 | 13-bit differential mode<br>12-bit single-ended mode               | Т |                     |                    | ±0.7<br>±0.7                             | ±2.0<br>±2.5      |                  |                                                                          |
|                                 | 11-bit differential mode<br>10-bit single-ended mode               | Т |                     |                    | ±0.4<br>±0.4                             | ±1.0<br>±1.0      |                  |                                                                          |
|                                 | 9-bit differential mode<br>8-bit single-ended mode                 | Т |                     | _                  | ±0.2<br>±0.2                             | ±0.5<br>±0.5      |                  |                                                                          |
| Quantization                    | 16 bit modes                                                       | D | EQ                  | _                  | -1 to 0                                  | 1                 | LSB <sup>2</sup> |                                                                          |
| Error                           | ≤13 bit modes                                                      |   |                     | _                  | _                                        | ±0.5              |                  |                                                                          |
| Effective<br>Number of Bits     | 16 bit differential mode Avg = 32 Avg = 16 Avg = 8 Avg = 4 Avg = 1 | С | ENOB                | <br>               | 13.5<br>13.4<br>13.2<br>13<br>12.6       |                   | Bits             | For<br>ADC_DIV=1,<br>ADC_CLK=10<br>MHz.                                  |
|                                 | 16 bit single-ended mode Avg = 32 Avg = 16 Avg = 8 Avg = 4 Avg = 1 |   |                     | <br> -<br> -<br> - | 12.39<br>12.34<br>12.13<br>11.94<br>11.4 |                   |                  |                                                                          |
| Signal to Noise plus Distortion | See ENOB                                                           |   | SINAD               | SINAD =            | = 6.02 · ENG                             | <i>OB</i> + 1. 76 | dB               |                                                                          |
| Total Harmonic<br>Distortion    | 16-bit differential mode<br>Avg = 32                               | С | THD                 | _                  | _                                        | _                 | dB               |                                                                          |
|                                 | 16-bit single-ended mode<br>Avg = 32                               | D |                     | _                  | _                                        | _                 |                  |                                                                          |
| Spurious Free<br>Dynamic        | 16-bit differential mode<br>Avg = 32                               | С | SFDR                | 91.0               | 96.5                                     |                   | dB               |                                                                          |
| Range                           | 16-bit single-ended mode<br>Avg = 32                               | D |                     | _                  | _                                        | 1                 |                  |                                                                          |
| Input Leakage<br>Error          | all modes                                                          | D | E <sub>IL</sub>     |                    | I <sub>In</sub> * R <sub>AS</sub>        |                   | mV               | I <sub>In</sub> = leakage<br>current<br>(refer to DC<br>characteristics) |
| Temp Sensor                     | -40°C-25°C                                                         | D | m                   |                    | 1.646                                    | _                 | mV/°C            |                                                                          |
| Slope                           | 25°C–125°C                                                         |   |                     |                    | 1.769                                    |                   |                  |                                                                          |
| Temp Sensor<br>Voltage          | 25°C                                                               | D | V <sub>TEMP25</sub> | _                  | 966                                      | _                 | mV               |                                                                          |

MC9S08GW64 Series MCU Data Sheet, Rev. 3



 $<sup>^{\</sup>rm 1}~$  All accuracy numbers assume the ADC is calibrated with  $\rm V_{REFH}\!\!=\!\!V_{DDAD}$ 

## 3.13 VREF Characteristics

Table 20. Electrical specifications

| Num | С | Characteristic                                           | Symbol                       | Min            | Max            | Unit  |
|-----|---|----------------------------------------------------------|------------------------------|----------------|----------------|-------|
| 1   | Р | Supply voltage                                           | V <sub>DD</sub>              | 1.80           | 3.60           | V     |
| 2   | Р | Operating temperature range                              | T <sub>op</sub>              | -40            | 85             | С     |
| 3   | С | Maximum Load                                             |                              |                | 10             | mA    |
|     |   |                                                          | Operation across T           | emperature     |                |       |
| 4   | Р | Voltage output room temperature                          | Untrimmed                    | 1.070          | )–1.3          | V     |
| 5   | Р | Voltage output room temperature                          | Factory trimmed <sup>1</sup> | 1.180          | -1.22          | V     |
| 6   | С | -40 °C                                                   | Factory trimmed              | 1.19–          | 1.200          | V     |
| 7   | С | 85 °C                                                    | Factory trimmed              | 1.185-         | -1.200         | V     |
|     |   |                                                          | Load Bandv                   | vidth          |                |       |
| 8   | С | Load Regulation Mode = 10 at 1mA load                    | Mode = 10                    | 20             | 100            | μV/mA |
| 9   | С | Line Regulation (Power Supply                            | DC                           | ±0.1 from roor | n temp voltage | mV    |
|     |   | Rejection)                                               | AC                           | -6             | 60             | dB    |
|     |   |                                                          | Power Consur                 | mption         |                |       |
| 10  | С | Powered down Current (Stop Mode, VREFEN = 0, VRSTEN = 0) | I                            |                | 100            | μΑ    |
| 11  | С | Bandgap only (Mode[1:0] 00)                              | I                            |                | 75             | μΑ    |
| 12  | С | Low Power buffer (Mode[1:0] 01)                          | I                            |                | 125            | μΑ    |
| 13  | С | Tight Regulation buffer (Mode[1:0] 10)                   | I                            |                | 1.1            | mA    |
| 14  | С | Low Power and Tight Regulation (Mode[1:0] 11)            | I                            |                | 1.15           | mA    |

<sup>1</sup> Factory trim is performed at the room temperature.

Typical values assume V<sub>DDAD</sub> = 3.0 V, Temp = 25 °C, f<sub>ADCK</sub>=2.0MHz unless otherwise stated. Typical values are for reference only and are not tested in production.

<sup>&</sup>lt;sup>3</sup> 1 LSB =  $(V_{REFH} - V_{REFL})/2^N$ 

## 3.14 LCD Specifications

Table 21. LCD Electricals, 3-V Glass

| С | Characteristic                    |             | Symbol             | Min  | Тур  | Max               | Unit       |
|---|-----------------------------------|-------------|--------------------|------|------|-------------------|------------|
| D | LCD Frame Frequency               |             | f <sub>Frame</sub> | 28   | 30   | 58                | Hz         |
| D | LCD Charge Pump Capacitance       |             | C <sub>LCD</sub>   |      | 100  | 100               | nF         |
| D | LCD Bypass Capacitance            |             | C <sub>BYLCD</sub> |      | 100  | 100               | nF         |
| D | LCD Glass Capacitance             |             | C <sub>glass</sub> |      | 2000 | 8000              | pF         |
| D | V <sub>IREG</sub>                 | HRefSel = 0 | V <sub>IREG</sub>  | .89  | 1.00 | 1.15              | V          |
|   |                                   | HRefSel = 1 |                    | 1.49 | 1.67 | 1.85 <sup>1</sup> |            |
| D | V <sub>IREG</sub> TRIM Resolution |             | $\Delta_{RTRIM}$   | 1.5  |      |                   | %          |
|   |                                   |             |                    |      |      |                   | $V_{IREG}$ |
| D | V <sub>IREG</sub> Ripple          | HRefSel = 0 |                    |      |      | .1                | V          |
|   |                                   | HRefSel = 1 |                    |      |      | .15               |            |

<sup>&</sup>lt;sup>1</sup> V<sub>IREG</sub> Max can not exceed V<sub>DD</sub> -0.15 V

## 3.15 FLASH Specifications

This section provides details about program/erase times and program-erase endurance for the FLASH memory.

Program and erase operations do not require any special power sources other than the normal  $V_{DD}$  supply. For more detailed information about program/erase operations, see the Memory section.

**Table 22. FLASH Characteristics** 

| С | Characteristic                                                                     | Symbol                  | Min    | Typical     | Max    | Unit              |
|---|------------------------------------------------------------------------------------|-------------------------|--------|-------------|--------|-------------------|
| D | Supply voltage for program/erase -40°C to 85°C                                     | V <sub>prog/erase</sub> | 1.8    |             | 3.6    | V                 |
| D | Supply voltage for read operation                                                  | V <sub>Read</sub>       | 1.8    |             | 3.6    | V                 |
| D | Internal FCLK frequency <sup>1</sup>                                               | f <sub>FCLK</sub>       | 150    |             | 200    | kHz               |
| D | Internal FCLK period (1/FCLK)                                                      | t <sub>Fcyc</sub>       | 5      |             | 6.67   | μS                |
| Р | Byte program time (random location) <sup>2</sup>                                   | t <sub>prog</sub>       | 9      |             |        | t <sub>Fcyc</sub> |
| Р | Byte program time (burst mode) <sup>2</sup>                                        | t <sub>Burst</sub>      | 4      |             |        | t <sub>Fcyc</sub> |
| Р | Page erase time <sup>2</sup>                                                       | t <sub>Page</sub>       | 4000   |             |        | t <sub>Fcyc</sub> |
| Р | Mass erase time <sup>2</sup>                                                       | t <sub>Mass</sub>       | 20,000 |             |        | t <sub>Fcyc</sub> |
| D | Byte program current <sup>3</sup>                                                  | R <sub>IDDBP</sub>      | _      | 4           | _      | mA                |
| D | Page erase current <sup>3</sup>                                                    | R <sub>IDDPE</sub>      | _      | 6           | _      | mA                |
| С | Program/erase endurance <sup>4</sup> $T_L$ to $T_H = -40$ °C to + 85°C $T = 25$ °C |                         | 10,000 | <br>100,000 | _<br>_ | cycles            |
| С | Data retention <sup>5</sup>                                                        | t <sub>D_ret</sub>      | 15     | 100         | _      | years             |

The frequency of this clock is controlled by a software setting.

MC9S08GW64 Series MCU Data Sheet, Rev. 3



- These values are hardware state machine controlled. User code does not need to count cycles. This information supplied for calculating approximate time to program and erase.
- <sup>3</sup> The program and erase currents are additional to the standard run  $I_{DD}$ . These values are measured at room temperatures with  $V_{DD} = 3.0 \text{ V}$ , bus frequency = 4.0 MHz.
- <sup>4</sup> Typical endurance for FLASH was evaluated for this product family on the 9S12Dx64. For additional information on how Freescale defines typical endurance, please refer to Engineering Bulletin EB619, *Typical Endurance for Nonvolatile Memory*.
- Typical data retention values are based on intrinsic capability of the technology measured at high temperature and de-rated to 25°C using the Arrhenius equation. For additional information on how Freescale defines typical data retention, please refer to Engineering Bulletin EB618, Typical Data Retention for Nonvolatile Memory.

# 4 Ordering Information

This section contains the ordering information and the device numbering system for the MC9S08GW64 Series.

## 4.1 Device Numbering System

Example of the device numbering system:



# 5 Package Information and Mechanical Drawings

Table 23 provides the available package types and their document numbers. The latest package outline/mechanical drawings are available on the MC9S08GW64 Series Product Summary pages at http://www.freescale.com.

To view the latest drawing, either:

- Click on the appropriate link in Table 23, or
- Open a browser to the Freescale® website (http://www.freescale.com), and enter the appropriate document number (from Table 23) in the "Enter Keyword" search box at the top of the page.

| Pin Count | Package Type          | Abbreviation | Designator | Case No. | Document No. |
|-----------|-----------------------|--------------|------------|----------|--------------|
| 80        | Low Quad Flat Package | LQFP         | LK         | 917A     | 98ASS23237W  |
| 64        | Low Quad Flat Package | LQFP         | LH         | 840F     | 98ASS23234W  |

**Table 23. Package Descriptions** 



#### How to Reach Us:

**Home Page:** 

www.freescale.com

Web Support:

http://www.freescale.com/support

**USA/Europe or Locations Not Listed:** Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road

Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French)

www.freescale.com/support

Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

For Literature Requests Only:
Freescale Semiconductor Literature Distribution Center
1-800-441-2447 or 303-675-2140
Fax: 303-675-2150
LDCForFreescaleSemiconductor@hibbertgroup.com

Document Number: MC9S08GW64

Rev. 3 1/2011 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see <a href="http://www.freescale.com">http://www.freescale.com</a> or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.

Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. ARM is the registered trademark of ARM Limited. ARM7TDMI-S is the trademark of ARM Limited.

The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org © Freescale Semiconductor, Inc. 2010-2011. All rights reserved.



# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Freescale Semiconductor:

MC9S08GW32CLK MC9S08GW64CLKR

NXP:

MC9S08GW32CLH MC9S08GW64CLH MC9S08GW64CLK MC9S08GW32CLKR