

# Quad, 12-Bit, Parallel Input, Unipolar/Bipolar, Voltage Output DAC

## **Data Sheet**

### **FEATURES**

+5 V to ±15 V operation Unipolar or bipolar operation ±0.5 LSB max INL error, ±1 LSB max DNL error Settling time: 10 μs max (10 V step) Double-buffered inputs Simultaneous updating via LDAC Asynchronous CLR to zero/mid scale Readback Operating temperature range: -40°C to +85°C *i*CMOS° process technology

#### **APPLICATIONS**

Industrial automation Closed-loop servo control, process control Automotive test and measurement Programmable logic controllers

#### **GENERAL DESCRIPTION**

The AD5725 is a quad, 12-bit, parallel input, voltage output digital-to-analog converter that offers guaranteed monotonicity, integral nonlinearity (INL) of  $\pm 0.5$  LSB maximum and 10 µs maximum settling time.

Output voltage swing is set by two reference inputs,  $V_{REFP}$  and  $V_{REFN}$ . By setting the  $V_{REFN}$  input to 0 V and the  $V_{REFP}$  to a positive voltage, the DAC provides a unipolar positive output range. A similar configuration with  $V_{REFP}$  at 0 V and  $V_{REFN}$  at a negative voltage provides a unipolar negative output range. Bipolar outputs are configured by connecting both  $V_{REFP}$  and  $V_{REFN}$  to nonzero voltages. This method of setting output voltage ranges has advantages over the bipolar offsetting methods because it is not dependent on internal and external resistors with different temperature coefficients.

FUNCTIONAL BLOCK DIAGRAM

AD5725



Digital controls allow the user to load or read back data from any DAC, load any DAC, and transfer data to all DACs at one time.

The AD5725 is available in a 28-lead SSOP package. It can be operated from a wide variety of supply and reference voltages, with supplies ranging from single +5 V to  $\pm 15$  V, and references from +2.5 V to  $\pm 10$  V. Power dissipation is less than 270 mW with  $\pm 15$  V supplies and only 40 mW with a +5 V supply. Operation is specified over the temperature range of  $-40^{\circ}$ C to +85°C.

#### iCMOS® Process Technology

For analog systems designers within industrial/instrumentation equipment OEMs who need high performance ICs at higher-voltage levels, iCMOS is a technology platform that enables the development of analog ICs capable of 30 V and operating at ±15 V supplies while allowing dramatic reductions in power consumption and package size, and increased ac and dc performance.

#### Rev. C

#### **Document Feedback**

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2007–2013 Analog Devices, Inc. All rights reserved. Technical Support www.analog.com

# TABLE OF CONTENTS

| Features                                    | 1 |
|---------------------------------------------|---|
| Applications                                | 1 |
| Functional Block Diagram                    | 1 |
| General Description                         | 1 |
| Revision History                            | 2 |
| Specifications                              | 3 |
| AC Performance Characteristics              | 5 |
| Timing Characteristics <sup>,</sup>         | 6 |
| Absolute Maximum Ratings                    | 8 |
| ESD Caution                                 | 8 |
| Pin Configuration and Function Descriptions | 9 |
| Typical Performance Characteristics1        | 0 |
| Terminology1                                | 4 |

## **REVISION HISTORY**

## 8/13—Rev. B to Rev. C

| Change Junction Temperature from 105°C to 150°C; Changed |
|----------------------------------------------------------|
| Power Dissipation Package Condition from Derate 10 mW/°C |
| Above 70°C to Derate 10 mW/°C Above 60°C; Table 5        |

### 4/13—Rev. A to Rev. B

| Changes to VREFN Input Current Parameter, Table 1 |    |
|---------------------------------------------------|----|
| Changes to Figure 27 and Figure 28                | 17 |
| Changes to Figure 29 and Figure 30                |    |
| 12/08—Rev. 0 to Rev. A                            |    |
| Changes to Figure 26                              |    |
| 7/07—Revision 0: Initial Version                  |    |

Power Dissipation Package (Derate 10 mW/°C Above 60°C)

| Theory of Operation          | 15 |
|------------------------------|----|
| DAC Architecture             | 15 |
| Output Amplifiers            | 15 |
| Reference Inputs             | 15 |
| Parallel Interface           | 15 |
| Data Coding                  | 15 |
| CLR                          | 15 |
| Power Supplies               | 17 |
| Reference Configuration      | 17 |
| Single +5 V Supply Operation |    |
| Outline Dimensions           | 19 |
| Ordering Guide               | 19 |

## **SPECIFICATIONS**

 $AV_{DD} = +15 V$ ,  $AV_{SS} = -15 V$ , DGND = 0 V;  $V_{REFP} = +10 V$ ;  $V_{REFN} = -10 V$ ,  $V_L = 5 V$ . All specifications  $T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.<sup>1</sup>

| Parameter                             | Value                   | Unit           | Test Conditions/Comments                                        |
|---------------------------------------|-------------------------|----------------|-----------------------------------------------------------------|
| ACCURACY                              |                         |                | Outputs unloaded                                                |
| Resolution                            | 12                      | Bits           |                                                                 |
| Relative Accuracy (INL)               | ±0.5                    | LSB max        | B grade                                                         |
|                                       | ±1                      | LSB max        | A grade                                                         |
| Differential Nonlinearity (DNL)       | ±1                      | LSB max        | Guaranteed monotonic                                            |
| Zero-Scale Error                      | ±2                      | LSB max        | $R_L = 2 \ k\Omega$                                             |
| Zero-Scale TC <sup>2</sup>            | ±15                     | ppm FSR/°C typ | $R_L = 2 \ k\Omega$                                             |
| Full-Scale Error                      | ±2                      | LSB max        | $R_L = 2 \ k\Omega$                                             |
| Full-Scale TC <sup>2</sup>            | ±20                     | ppm FSR/°C typ | $R_L = 2 \ k\Omega$                                             |
| REFERENCE INPUT                       |                         |                |                                                                 |
| VREFP                                 |                         |                |                                                                 |
| Reference Input Range <sup>3</sup>    | V <sub>REFN</sub> + 2.5 | V min          |                                                                 |
|                                       | AV <sub>DD</sub> – 2.5  | V max          |                                                                 |
| Input Current                         | ±2.75                   | mA max         | Typically 1.5 mA                                                |
| VREFN                                 |                         |                |                                                                 |
| Reference Input Range <sup>3</sup>    | -10                     | V min          |                                                                 |
|                                       | $V_{\text{REFP}} - 2.5$ | V max          |                                                                 |
| Input Current <sup>2</sup>            | 0                       | mA max         | Typically –2 mA                                                 |
|                                       | -2.75                   | mA min         |                                                                 |
| Large Signal Bandwidth <sup>2</sup>   | 160                     | kHz typ        | $-3 \text{ dB}, V_{REFP} = 0 \text{ V to } 10 \text{ V p-p}$    |
| OUTPUT CHARACTERISTICS <sup>2</sup>   |                         |                |                                                                 |
| Output Current                        | ±5                      | mA max         | $R_L = 2 k\Omega$ , $C_L = 100 pF$                              |
| DIGITAL INPUTS                        |                         |                | $V_L = 2.7$ V to 5.5 V, JEDEC compliant                         |
| V⊮, Input High Voltage                | 2.4                     | V min          | $T_A = 25^{\circ}C$                                             |
| V <sub>IL</sub> , Input Low Voltage   | 0.8                     | V max          | $T_A = 25^{\circ}C$                                             |
| Input Current <sup>2</sup>            | 1                       | μA max         |                                                                 |
| Input Capacitance <sup>2</sup>        | 8                       | pF typ         |                                                                 |
| DIGITAL OUTPUTS (SDO)                 |                         |                |                                                                 |
| V <sub>OH</sub> , Output High Voltage | 4                       | V min          | $I_{OH} = 0.4 \text{ mA}$                                       |
| Vol, Output Low Voltage               | 0.4                     | V max          | $I_{OL} = -1.6 \text{ mA}$                                      |
| POWER SUPPLY CHARACTERISTICS          |                         |                |                                                                 |
| Power Supply Sensitivity <sup>2</sup> | 30                      | ppm FSR/V max  | $14.25 \text{ V} \le \text{AV}_{\text{DD}} \le 15.75 \text{ V}$ |
| Ald                                   | 3                       | mA/channel max | Outputs unloaded, $V_{REFP} = 2.5 V$ , typically 2.125 mA       |
| Alss                                  | 2.5                     | mA/channel max | Outputs unloaded, typically 1.625 mA                            |
| Power Dissipation                     | 270                     | mW max         |                                                                 |

 $^1$  All supplies can be varied  $\pm 5\%$ , and operation is guaranteed. Device is tested with nominal supplies.  $^2$  Guaranteed by design and characterization, not production tested.

<sup>3</sup> Operation is guaranteed over this reference range, but linearity is neither tested nor guaranteed.

 $AV_{DD} = +5 V$ ,  $AV_{SS} = -5 V/0 V$ , DGND = 0 V;  $V_{REFP} = +2.5 V$ ;  $V_{REFN} = -2.5 V/0 V$ ,  $V_L = 5 V$ . All specifications  $T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.

| Table 2.                              |                         |                |                                                                      |
|---------------------------------------|-------------------------|----------------|----------------------------------------------------------------------|
| Parameter                             | Value                   | Unit           | Test Conditions/Comments                                             |
| ACCURACY                              |                         |                | Outputs unloaded                                                     |
| Resolution                            | 12                      | Bits           |                                                                      |
| Relative Accuracy (INL)               | ±0.5                    | LSB max        | B grade                                                              |
|                                       | ±1                      | LSB max        | A grade                                                              |
|                                       | ±1                      | LSB max        | B grade, $AV_{ss} = 0 V^1$                                           |
|                                       | ±2                      | LSB max        | A grade, $AV_{SS} = 0 V^1$                                           |
| Differential Nonlinearity (DNL)       | ±1                      | LSB max        | Guaranteed monotonic                                                 |
| Zero-Scale Error                      | ±5                      | LSB max        | $AV_{SS} = -5 V$                                                     |
|                                       | ±10                     | LSB max        | $AV_{SS} = 0 V$                                                      |
| Zero-Scale TC <sup>2</sup>            | 100                     | ppm FSR/°C typ |                                                                      |
| Full-Scale Error                      | ±5                      | LSB max        | $AV_{SS} = -5 V$                                                     |
|                                       | ±10                     | LSB max        | $AV_{SS} = 0 V$                                                      |
| Full-Scale TC <sup>2</sup>            | 100                     | ppm FSR/°C typ |                                                                      |
| REFERENCE INPUT                       |                         |                |                                                                      |
| VREFP                                 |                         |                |                                                                      |
| Reference Input Range <sup>3</sup>    | V <sub>REFN</sub> + 2.5 | V min          |                                                                      |
|                                       | AV <sub>DD</sub> – 2.5  | V max          |                                                                      |
| Input Current <sup>2</sup>            | ±0.5                    | mA max         | Code 0x0000                                                          |
| VREFN                                 |                         |                |                                                                      |
| Reference Input Range <sup>3</sup>    | -2.5                    | V min          | $AV_{SS} = -5 V$                                                     |
|                                       | 0                       | V min          | $AV_{SS} = 0 V$                                                      |
|                                       | $V_{REFP} - 2.5$        | V max          |                                                                      |
| Large Signal Bandwidth <sup>2</sup>   | 450                     | kHz typ        | $-3 \text{ dB}, V_{\text{REFP}} = 0 \text{ V to } 2.5 \text{ V p-p}$ |
| OUTPUT CHARACTERISTICS <sup>2</sup>   |                         |                |                                                                      |
| Output Current                        | ±1.25                   | mA max         | $R_L = 2 k\Omega, C_L = 100 pF$                                      |
| DIGITAL INPUTS                        |                         |                | $V_L = 2.7 V$ to 5.5 V, JEDEC compliant                              |
| V⊪, Input High Voltage                | 2.4                     | V min          | $T_A = 25^{\circ}C$                                                  |
| V <sub>IL</sub> , Input Low Voltage   | 0.8                     | V max          | $T_A = 25^{\circ}C$                                                  |
| Input Current <sup>2</sup>            | 1                       | μA max         |                                                                      |
| Input Capacitance <sup>2</sup>        | 8                       | pF typ         |                                                                      |
| DIGITAL OUTPUTS (SDO)                 |                         |                |                                                                      |
| V <sub>он</sub> , Output High Voltage | 4                       | V min          | I <sub>ОН</sub> = 0.4 mA                                             |
| Vol, Output Low Voltage               | 0.4                     | V max          | $I_{OL} = -1.6 \text{ mA}$                                           |
| POWER SUPPLY CHARACTERISTICS          |                         |                |                                                                      |
| Power Supply Sensitivity <sup>2</sup> | 100                     | ppm FSR/V typ  |                                                                      |
| Ald                                   | 2                       | mA/channel max | Outputs unloaded.                                                    |
| Alss                                  | 1.5                     | mA/channel max | Outputs unloaded, $A_{VSS} = -5 V$                                   |
| Power Dissipation                     | 70                      | mW max         | $AV_{ss} = -5 V$                                                     |
| ·                                     | 40                      | mW max         | $AV_{ss} = 0 V$                                                      |

<sup>1</sup> For single supply operation only (V<sub>REFN</sub> = 0 V, AV<sub>SS</sub> = 0 V): Due to internal offset errors, INL and DNL are measured beginning at code 0x005.
<sup>2</sup> Guaranteed by design and characterization, not production tested.
<sup>3</sup> Operation is guaranteed over this reference range, but linearity is neither tested nor guaranteed.

## AC PERFORMANCE CHARACTERISTICS<sup>1</sup>

 $AV_{DD}$  = +15 V/+5 V,  $AV_{SS}$  = -15 V/-5 V/0 V, DGND = 0 V;  $V_{REFP}$  = +10 V/+2.5 V;  $V_{REFN}$  = -10 V/-2.5 V/0 V,  $V_L$  = 5 V. All specifications  $T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.

| Table  | 3.  |
|--------|-----|
| 1 4010 | ••• |

| Parameter                    | A Grade | B Grade | Unit     | Test Conditions/Comments                  |
|------------------------------|---------|---------|----------|-------------------------------------------|
| DYNAMIC PERFORMANCE          |         |         |          |                                           |
| Output Voltage Settling Time | 10      | 10      | μs typ   | To 0.01%, 10 V step, $R_L = 1 \ k\Omega$  |
|                              | 7       | 7       | μs typ   | To 0.01%, 2.5 V step, $R_L = 1 \ k\Omega$ |
| Slew Rate                    | 2.2     | 2.2     | V/µs typ | 10% to 90%                                |
| Analog Crosstalk             | 72      | 72      | dB typ   |                                           |
| Digital Feedthrough          | 5       | 5       | nV-s typ |                                           |

<sup>1</sup> Guaranteed by design and characterization, not production tested.

#### TIMING CHARACTERISTICS<sup>1, 2</sup>

 $AV_{DD} = +5 V/+15 V$ ,  $AV_{SS} = -5 V/0 V/-15 V$ , DGND = 0 V;  $V_{REFP} = +2.5 V/+10 V$ ;  $V_{REFN} = -2.5 V/0 V/-10 V$ ,  $V_L = 5 V$ . All specifications  $T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.

| Table 4.         |                                              |        |                                             |  |  |  |
|------------------|----------------------------------------------|--------|---------------------------------------------|--|--|--|
| Parameter        | Limit at T <sub>MIN</sub> , T <sub>MAX</sub> | Unit   | Description                                 |  |  |  |
| t <sub>wcs</sub> | 10                                           | ns min | Chip Select Write Pulse Width               |  |  |  |
| tws              | 0                                            | ns min | Write Setup, t <sub>WCS</sub> = 10 ns       |  |  |  |
| t <sub>wH</sub>  | 0                                            | ns min | Write Hold, $t_{WCS} = 10 \text{ ns}$       |  |  |  |
| t <sub>AS</sub>  | 0                                            | ns min | Address Setup                               |  |  |  |
| t <sub>AH</sub>  | 0                                            | ns min | Address Hold                                |  |  |  |
| tLS              | 5                                            | ns min | Load Setup                                  |  |  |  |
| tlh              | 5                                            | ns min | Load Hold                                   |  |  |  |
| twds             | 5                                            | ns min | Write Data Setup, t <sub>wcs</sub> = 10 ns  |  |  |  |
| twdh             | 0                                            | ns min | Write Data Hold, t <sub>WCS</sub> = 10 ns   |  |  |  |
| t <sub>LDW</sub> | 10                                           | ns min | Load Data Pulse Width                       |  |  |  |
| treset           | 10                                           | ns min | Reset Pulse Width                           |  |  |  |
| t <sub>RCS</sub> | 30                                           | ns min | Chip Select Read Pulse Width                |  |  |  |
| t <sub>RDH</sub> | 0                                            | ns min | Read Data Hold, t <sub>RCS</sub> = 30 ns    |  |  |  |
| t <sub>RDS</sub> | 0                                            | ns min | Read Data Setup, t <sub>RCS</sub> = 30 ns   |  |  |  |
| t <sub>DZ</sub>  | 15                                           | ns max | Data to High-Z, $C_L = 10 \text{ pF}$       |  |  |  |
| tcsd             | 35                                           | ns max | Chip Select to Data, $C_L = 100 \text{ pF}$ |  |  |  |

 $^{1}$  All input control signals are specified with tr = tf = 5 ns (10% to 90% of +5 V) and timed from a voltage level of 1.6 V.  $^{2}$  Guaranteed by design and characterization, not production tested.

## Timing Diagrams







Figure 3. Data Write Timing



Figure 4. Single Buffer Mode Timing



Figure 5. Double Buffer Mode Timing

## **ABSOLUTE MAXIMUM RATINGS**

 $T_A = 25^{\circ}C$  unless otherwise noted. Transient currents of up to 100 mA do not cause SCR latch-up.

#### Table 5.

| Davamatar                            | Dating            |
|--------------------------------------|-------------------|
| Parameter                            | Rating            |
| AVss to DGND                         | +0.3 V to -16.5 V |
| AVDD to DGND                         | –0.3 V to +16.5 V |
| AV <sub>ss</sub> to AV <sub>DD</sub> | +0.3 V to -33 V   |
| V <sub>L</sub> to DGND               | –0.3 V to +7 V    |
| Current into Any Pin                 | ±15 mA            |
| Digital Pin Voltage to DGND          | –0.3 V to +7 V    |
| Operating Temperature Range          |                   |
| Industrial                           | -40°C to +85°C    |
| Storage Temperature Range            | -65°C to +150°C   |
| Junction Temperature (TJ max)        | 150°C             |
| 28-Lead SSOP Package                 |                   |
| $\theta_{JA}$ Thermal Impedance      | 100°C/W           |
| $\theta_{JC}$ Thermal Impedance      | 39°C/W            |
| Power Dissipation Package            | 900 mW            |
| (Derate 10 mW/°C Above 60°C)         |                   |
| Reflow Soldering                     |                   |
| Time at Peak Temperature             | 10 sec to 40 sec  |
| Lead Temperature (Soldering, 60 sec) | 300°C             |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# **PIN CONFIGURATION AND FUNCTION DESCRIPTIONS**



Figure 6. Pin Configuration Diagram

#### **Table 6. Pin Function Descriptions**

| Pin No. | Mnemonic         | Description                                                                                                                                                          |
|---------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | VREFP            | Positive DAC Reference Input. The voltage applied to this pin defines the full-scale output voltage.<br>Allowable range is $AV_{DD} - 2.5 V$ to $V_{REFN} + 2.5 V$ . |
| 2       | VOUTB            | Buffered Analog Output Voltage of DAC B.                                                                                                                             |
| 3       | Vouta            | Buffered Analog Output Voltage of DAC A.                                                                                                                             |
| 4       | AV <sub>ss</sub> | Negative Analog Supply Pin. Voltage ranges from 0 V to $-15$ V.                                                                                                      |
| 5       | DGND             | Digital Ground Pin.                                                                                                                                                  |
| 6       | CLR              | Active Low Input. Sets input registers and DAC registers to zero scale (0x000) for the AD5725-1 or midscale (0x800) for the AD5725.                                  |
| 7       | LDAC             | Active Low Load DAC Input.                                                                                                                                           |
| 8       | DB0              | Data Bit 0 (LSB).                                                                                                                                                    |
| 9       | DB1              | Data Bit 1.                                                                                                                                                          |
| 10      | DB2              | Data Bit 2.                                                                                                                                                          |
| 11      | DB3              | Data Bit 3.                                                                                                                                                          |
| 12      | DB4              | Data Bit 4.                                                                                                                                                          |
| 13      | DB5              | Data Bit 5.                                                                                                                                                          |
| 14      | DB6              | Data Bit 6.                                                                                                                                                          |
| 15      | DB7              | Data Bit 7.                                                                                                                                                          |
| 16      | DB8              | Data Bit 8.                                                                                                                                                          |
| 17      | DB9              | Data Bit 9.                                                                                                                                                          |
| 18      | DB10             | Data Bit 10.                                                                                                                                                         |
| 19      | DB11             | Data Bit 11 (MSB).                                                                                                                                                   |
| 20      | R/W              | Read/Write Pin. Active low to write data to DAC; Active high to read back previous data at data bit pins with $V_L$ connected to +5 V.                               |
| 21      | A1               | Address Bit 1.                                                                                                                                                       |
| 22      | A0               | Address Bit 0.                                                                                                                                                       |
| 23      | CS               | Active Low Chip Select Pin.                                                                                                                                          |
| 24      | VL               | Voltage Supply for Readback Function. Can be left open circuit if not used.                                                                                          |
| 25      | AV <sub>DD</sub> | Positive Analog Supply Pin. Voltage ranges from +5 V to +15 V.                                                                                                       |
| 26      | VOUTD            | Buffered Analog Output Voltage of DAC D.                                                                                                                             |
| 27      | Voutc            | Buffered Analog Output Voltage of DAC C.                                                                                                                             |
| 28      | Vrefn            | Negative DAC Reference Input. The voltage applied to this pin defines the zero-scale output voltage. Allowable range is $AV_{SS}$ to $V_{REFP} - 2.5$ V.             |

## **TYPICAL PERFORMANCE CHARACTERISTICS**











## Data Sheet

# AD5725



Figure 25. Broadband Noise



## TERMINOLOGY

#### Relative Accuracy or Integral Nonlinearity (INL)

For the DAC, relative accuracy or integral nonlinearity is a measure of the maximum deviation, in LSBs, from a straight line passing through the endpoints of the DAC transfer function. A typical INL vs. code plot can be seen in Figure 16.

#### Differential Nonlinearity (DNL)

Differential nonlinearity is the difference between the measured change and the ideal 1 LSB change between any two adjacent codes. A specified differential nonlinearity of  $\pm$ 1 LSB maximum ensures monotonicity. This DAC is guaranteed monotonic by design. A typical DNL vs. code plot can be seen in Figure 17.

#### Monotonicity

A DAC is monotonic if the output either increases or remains constant for increasing digital input code. The AD5725 is monotonic over its full operating temperature range.

#### **Full-Scale Error**

Full-scale error is a measure of the output error when full-scale code is loaded to the DAC register. Ideally, the output should be  $V_{REFP} - 1$  LSB. Full-scale error is expressed in LSBs. A plot of full-scale error vs. temperature can be seen in Figure 11.

#### Full-Scale Error TC

Full-scale error TC is a measure of the change in full-scale error with a change in temperature. Full-scale error TC is expressed in ppm FSR/°C.

#### Zero-Scale Error

Zero-scale error is the error in the DAC output voltage when 0x0000 (straight binary coding) is loaded to the DAC register. Ideally, the output voltage should be  $V_{REFN}$ . A plot of zero-scale error vs. temperature can be seen in Figure 12.

#### Zero-Scale Error TC

Zero-scale error TC is a measure of the change in zero-scale error with a change in temperature. Zero-scale error TC is expressed in ppm FSR/°C.

#### **Output Voltage Settling Time**

Output voltage settling time is the amount of time it takes for the output to settle to a specified level for a full-scale input change.

#### Slew Rate

The slew rate of a device is a limitation in the rate of change of the output voltage. The output slewing speed of a voltageoutput DAC is usually limited by the slew rate of the amplifier used at its output. Slew rate is measured from 10% to 90% of the output signal and is given in  $V/\mu s$ .

#### **Digital Feedthrough**

Digital feedthrough is a measure of the impulse injected into the analog output of the DAC from the digital inputs of the DAC, but it is measured when the DAC output is not updated. It is specified in nV-sec and measured with a full-scale code change on the data bus.

#### **Power Supply Sensitivity**

Power supply sensitivity indicates how the output of the DAC is affected by changes in the power supply voltage.

#### Analog Crosstalk

Analog crosstalk is the dc change in the output level of one DAC in response to a change in the output of another DAC. It is measured with a full-scale output change on one DAC while monitoring another DAC. It is expressed in dB.

## THEORY OF OPERATION

The AD5725 is a quad voltage output, 12-bit parallel input DAC featuring a 12-bit data bus with readback capability. The AD5725 operates from single or dual supplies ranging from +5 V up to  $\pm$ 15 V. The output voltage range is set by the reference voltages applied at the V<sub>REFP</sub> and V<sub>REFN</sub> pins.

## DAC ARCHITECTURE

Each of the four DACs is a voltage switched, high impedance (50 k $\Omega$ ), R-2R ladder configuration. Each 2R resistor is driven by a pair of switches that connect the resistor to either V<sub>REFH</sub> or V<sub>REFL</sub>.

## **OUTPUT AMPLIFIERS**

The output amplifiers are capable of generating both unipolar and bipolar output voltages. They are capable of driving a load of 2 k $\Omega$  in parallel with 500 pF to DGND. The source and sink capabilities of the output amplifiers can be seen in Figure 23 and Figure 24. The slew rate is 2.2 V/µs with a full-scale settling time of 10 µs. The amplifiers are short-circuit protected.

Careful attention to grounding is important for accurate operation of the AD5725. With four outputs and two references there is potential for ground loops. Since the AD5725 has no analog ground, the ground must be specified with respect to the reference.

## **REFERENCE INPUTS**

All four DACs share common positive reference ( $V_{REFP}$ ) and negative reference ( $V_{REFN}$ ) inputs. The voltages applied to these reference inputs set the output high and low voltage limits on all four of the DACs. Each reference input has voltage restrictions with respect to the other reference and to the power supplies.  $V_{REFN}$  can be any voltage between AV<sub>SS</sub> and  $V_{REFP} - 2.5$  V and  $V_{REFP}$  can be any value between AV<sub>DD</sub> - 2.5 V and  $V_{REFP} + 2.5$  V. Note that because of these restrictions, the AD5725 references cannot be inverted ( $V_{REFN}$  cannot be greater than  $V_{REFP}$ ).

It is important to note that the AD5725  $V_{\text{REFP}}$  input both sinks and sources current. Also, the input current of both  $V_{\text{REFP}}$  and  $V_{\text{REFN}}$  are code dependent. Many references have limited current sinking capability and must be buffered with an amplifier to drive  $V_{\text{REFP}}$ . The  $V_{\text{REFN}}$  reference input has no such special requirements.

It is recommended that the reference inputs be by passed with 0.2  $\mu F$  capacitors when operating with ±10 V references. This limits the reference bandwidth.

## PARALLEL INTERFACE

See Table 7 for the digital control logic truth table. The parallel interface consists of a 12-bit bidirectional data bus, two register select inputs, A0 and A1, a R/W input, a chip select ( $\overline{CS}$ ), and a load DAC ( $\overline{LDAC}$ ) input. Control of the DACs and bus direction is determined by these inputs as shown in Table 7. Digital data bits are labeled with the MSB defined as Data Bit 11 and the LSB as Data Bit 0. All digital pins are TTL/CMOS compatible.

The register select inputs A0 and A1 select individual DAC Register A (Binary Code 00) through Register D (Binary Code 11). Decoding of the registers is enabled by the  $\overline{\text{CS}}$  input. When  $\overline{\text{CS}}$ is high, no decoding takes place, and neither the writing nor the reading of the input registers is enabled. The loading of the second bank of registers is controlled by the asynchronous  $\overline{\text{LDAC}}$  input. By taking  $\overline{\text{LDAC}}$  low while  $\overline{\text{CS}}$  is high, all output registers can be updated simultaneously. Note that the  $t_{\text{LDW}}$ required pulse width for updating all DACs is a minimum of 10 ns. The R/W input, when enabled by  $\overline{\text{CS}}$ , controls the writing to and reading from the input register.

### DATA CODING

The AD5725 uses binary coding. The output voltage can be calculated as follows:

$$V_{OUT} = V_{REFN} + \frac{\left(V_{REFP} - V_{REFN}\right) \times D}{4096}$$

where D is the digital code in decimal.

## CLR

The  $\overline{\text{CLR}}$  function can be used either at power-up or at any time during the DACs operation. The  $\overline{\text{CLR}}$  function is independent of  $\overline{\text{CS}}$ . This pin is active low and sets the DAC registers to either midscale code (0x800) for the AD5725 or zero code (0x000) for the AD5725-1. The  $\overline{\text{CLR}}$  to midscale code is most useful when the DAC is configured for bipolar references and an output of 0 V is desired.

Table 7. AD5725 Logic Truth Table

| A1   | A0   | R/W  | CS   | CLR  | LDAC | INPUT REG           | DAC REG             | MODE        | DAC |
|------|------|------|------|------|------|---------------------|---------------------|-------------|-----|
| Low  | Low  | Low  | Low  | High | Low  | Write               | Write               | Transparent | A   |
| Low  | High | Low  | Low  | High | Low  | Write               | Write               | Transparent | В   |
| High | Low  | Low  | Low  | High | Low  | Write               | Write               | Transparent | С   |
| High | High | Low  | Low  | High | Low  | Write               | Write               | Transparent | D   |
| Low  | Low  | Low  | Low  | High | High | Write               | Hold                | Write Input | А   |
| Low  | High | Low  | Low  | High | High | Write               | Hold                | Write Input | В   |
| High | Low  | Low  | Low  | High | High | Write               | Hold                | Write Input | С   |
| High | High | Low  | Low  | High | High | Write               | Hold                | Write Input | D   |
| Low  | Low  | High | Low  | High | High | Read                | Hold                | Read Input  | А   |
| Low  | High | High | Low  | High | High | Read                | Hold                | Read Input  | В   |
| High | Low  | High | Low  | High | High | Read                | Hold                | Read Input  | С   |
| High | High | High | Low  | High | High | Read                | Hold                | Read Input  | D   |
| Х    | х    | х    | High | High | Low  | Hold                | Update all DA       | C registers | All |
| Х    | х    | х    | High | High | High | Hold                | Hold                | Hold        | All |
| Х    | х    | х    | X    | Low  | X    | All Registers set t | to mid/zero scale   | 1           | All |
| х    | х    | х    | High | t    | х    | All Registers latc  | hed to mid/zero sca | le          | All |

## **POWER SUPPLIES**

Power supplies required are  $AV_{SS}$ ,  $AV_{DD}$ , and  $V_L$ . The  $AV_{SS}$  supply can be set between -15 V and 0 V.  $AV_{DD}$  is the positive supply; its operating range is between +5 V and +15 V.

 $V_L$  is the digital output supply voltage for the readback function. It is normally connected to +5 V. This pin is a logic reference input only. It does not supply current to the device. If the readback function is not used,  $V_L$  can be left open-circuit. While  $V_L$  does not supply current to the AD5725, it does supply current to the digital outputs when the readback function is used.

### **REFERENCE CONFIGURATION**

Output voltage ranges can be configured as either unipolar or bipolar, and within these choices, a wide variety of options exists. The unipolar configuration can be either a positive or a negative voltage output, and the bipolar configuration can be either symmetrical or nonsymmetrical.





Figure 28. Symmetrical Bipolar Operation

Figure 28 (Symmetrical Bipolar Operation) shows the AD5725 configured for  $\pm 10$  V operation. See the AD688 data sheet for a full explanation of reference operation. Adjustments may not be required for many applications since the AD688 is a very high accuracy reference. However, if additional adjustments are required, adjust the AD5725 full scale first. Begin by loading the digital full-scale code (0xFFF). Then, adjust the gain adjust potentiometer to attain a DAC output voltage of 9.9976 V. Then, adjust the balance adjust to set the mid-scale output voltage to 0.000 V.

The 0.2  $\mu$ F bypass capacitors shown at the reference inputs in Figure 28 should be used whenever ±10 V references are used. Applications with single references or references to ±5 V may not require the 0.2  $\mu$ F bypassing. The 6.2  $\Omega$  resistor in series with the output of the reference amplifier is to keep the amplifier from oscillating with the capacitive load. We have found that this is large enough to stabilize this circuit. Larger resistor values are acceptable, provided that the drop across the resistor does not exceed a V<sub>BE</sub>. Assuming a minimum V<sub>BE</sub> of 0.6 V and a maximum current of 2.75 mA, the resistor should be under 200  $\Omega$  for the loading of a single AD5725.

Using two separate references is not recommended. Having two references can cause different drifts with time and temperature, whereas with a single reference, most drifts will track.

Unipolar positive full-scale operation can usually be set with a reference with the correct output voltage. This is preferable to using a reference and dividing down to the required value. For a 10 V full-scale output, the circuit can be configured as shown in Figure 29. In this configuration, the full-scale value is set first by adjusting the 10 k $\Omega$  resistor for a full-scale output of 9.9976 V.

Figure 29 shows the AD5725 configured for -10 V to 0 V operation. An ADR01 and OP1177 are configured to produce a -10 V output, which is connected directly to V<sub>REFP</sub> for the reference voltage.



#### SINGLE +5 V SUPPLY OPERATION

For operation with a +5 V supply, the reference voltage should be set between +1.0 V and +2.5 V for optimum linearity. Figure 30 shows an ADR03 used to supply a +2.5 V reference voltage. The headroom of the reference and DAC are both sufficient to support a +5 V supply with  $\pm$ 5 V tolerance. AV<sub>DD</sub> and V<sub>L</sub> should be connected to the same supply. Separate bypassing to each pin should be used.



Figure 30. +5 V Single-Supply Operation

# **OUTLINE DIMENSIONS**



### **ORDERING GUIDE**

| Model <sup>1</sup> | Temperature Range | INL<br>(LSB) | Clear Action        | Package Description                         | Package<br>Option |
|--------------------|-------------------|--------------|---------------------|---------------------------------------------|-------------------|
| AD5725ARSZ-1500RL7 | -40°C to +85°C    | 1            | Clear to zero scale | 28-Lead Shrink Small Outline Package [SSOP] | RS-28             |
| AD5725ARSZ-1REEL   | -40°C to +85°C    | 1            | Clear to zero scale | 28-Lead Shrink Small Outline Package [SSOP] | RS-28             |
| AD5725ARSZ-500RL7  | -40°C to +85°C    | 1            | Clear to midscale   | 28-Lead Shrink Small Outline Package [SSOP] | RS-28             |
| AD5725ARSZ-REEL    | -40°C to +85°C    | 1            | Clear to midscale   | 28-Lead Shrink Small Outline Package [SSOP] | RS-28             |
| AD5725BRSZ-1500RL7 | -40°C to +85°C    | 0.5          | Clear to zero scale | 28-Lead Shrink Small Outline Package [SSOP] | RS-28             |
| AD5725BRSZ-1REEL   | -40°C to +85°C    | 0.5          | Clear to zero scale | 28-Lead Shrink Small Outline Package [SSOP] | RS-28             |
| AD5725BRSZ-500RL7  | -40°C to +85°C    | 0.5          | Clear to midscale   | 28-Lead Shrink Small Outline Package [SSOP] | RS-28             |
| AD5725BRSZ-REEL    | -40°C to +85°C    | 0.5          | Clear to midscale   | 28-Lead Shrink Small Outline Package [SSOP] | RS-28             |

<sup>1</sup> Z = RoHS Compliant Part.

# NOTES



www.analog.com

©2007–2013 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D06442-0-8/13(C)

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Analog Devices Inc.:

AD5725BRSZ-500RL7 AD5725ARSZ-1500RL7 AD5725ARSZ-REEL AD5725ARSZ-500RL7 AD5725BRSZ-1500RL7 AD5725BRSZ-REEL