## FEATURES

Fully specified rail-to-rail at $\mathrm{V}_{\mathrm{cc}}=2.5 \mathrm{~V}$ to 5.5 V Input common-mode voltage from -0.2 V to $\mathrm{V}_{\mathrm{cc}}+0.2 \mathrm{~V}$
Low glitch TTL-/CMOS-compatible output stage
40 ns propagation delay
Low power 1 mW at 2.5 V
Shutdown pin
Programmable hysteresis
Power supply rejection > 60 dB
$-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ operation

## APPLICATIONS

High speed instrumentation
Clock and data signal restoration
Logic level shifting or translation
High speed line receivers
Threshold detection
Peak and zero-crossing detectors
High speed trigger circuitry
Pulse-width modulators
Current/voltage controlled oscillators

## GENERAL DESCRIPTION

The ADCMP609 is a fast comparator fabricated on XFCB2, an Analog Devices, Inc., proprietary process. These comparators are exceptionally versatile and easy to use. Features include an input range from $\mathrm{V}_{\mathrm{EE}}-0.2 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{CC}}+0.2 \mathrm{~V}$, low noise,
TTL-/CMOS-compatible output drivers, and adjustable hysteresis and/or shutdown inputs.

The device offers 40 ns propagation delay driving a 15 pF load with 10 mV overdrive on $500 \mu \mathrm{~A}$ typical supply current.
A flexible power supply scheme allows the devices to operate with a single +2.5 V positive supply and $\mathrm{a}-0.2 \mathrm{~V}$ to +3.0 V input signal range up to $\mathrm{a}+5.5 \mathrm{~V}$ positive supply with $\mathrm{a}-0.2 \mathrm{~V}$ to +5.7 V input signal range.

FUNCTIONAL BLOCK DIAGRAM


Figure 1.

The TTL-/CMOS-compatible output stage is designed to drive up to 15 pF with full rated timing specifications and to degrade in a graceful and linear fashion as additional capacitance is added. The input stage of the comparator offers robust protection against large input overdrive, and the outputs do not phase reverse when the valid input signal range is exceeded. A programmable hysteresis feature is also provided.

The ADCMP609, available in an 8-lead MSOP package, features a shutdown pin and hysteresis control.

## ADCMP609

## TABLE OF CONTENTS

Features1
Applications. .....  1
Functional Block Diagram ..... 1
General Description .....  1
Revision History ..... 2
Specifications ..... 3
Electrical Characteristics ..... 3
Absolute Maximum Ratings ..... 4
Thermal Resistance .....  4
ESD Caution .....  4
Pin Configuration and Function Descriptions ..... 5
Typical Performance Characteristics ..... 6
REVISION HISTORY
11/14—Rev. B to Rev. CChange to Figure 9 and Figure 107
6/14—Rev. A to Rev. B
Added Storage Temperature Range of $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ .....  4
Updated Outline Dimensions ..... 12
8/08-Rev. 0 to Rev. A
Changes to Table 4 ..... 5
Changes to Ordering Guide ..... 12
Applications Information .....  8
Power/Ground Layout and Bypassing .....  8
TTL-/CMOS-Compatible Output Stage .....  8
Optimizing Performance .....  8
Comparator Propagation Delay Dispersion .....  8
Comparator Hysteresis .....  9
Crossover Bias Point .....  9
Minimum Input Slew Rate Requirement ..... 10
Typical Applications Circuits ..... 11
Outline Dimensions ..... 12
Ordering Guide ..... 12

## 7/07—Revision 0: Initial Version

## SPECIFICATIONS

## ELECTRICAL CHARACTERISTICS

$\mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$; typical value is $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 1.


[^0]ABSOLUTE MAXIMUM RATINGS
Table 2.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltages |  |
| Supply Voltage (V cc |  |
| Supply Differential | -0.5 V to +6.0 V |
| Input Voltages | -6.0 V to +6.0 V |
| Input Voltage |  |
| Differential Input Voltage | -0.5 V to V $\mathrm{cc}+0.5 \mathrm{~V}$ |
| Maximum Input/Output Current | $\pm\left(\mathrm{V}_{\mathrm{cc}}+0.5 \mathrm{~V}\right)$ |
| Shutdown Pin | $\pm 50 \mathrm{~mA}$ |
| Applied Voltage (SDN to Ground) | -0.5 V to V $\mathrm{cc}+0.5 \mathrm{~V}$ |
| Maximum Input/Output Current | $\pm 50 \mathrm{~mA}$ |
| Hysteresis Control Pin |  |
| Applied Voltage (HYS to Ground) | -0.5 V to V $\mathrm{cc}+0.5 \mathrm{~V}$ |
| Maximum Input/Output Current | $\pm 50 \mathrm{~mA}$ |
| Output Current | $\pm 50 \mathrm{~mA}$ |
| Operating Temperature |  |
| Ambient Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## THERMAL RESISTANCE

$\theta_{\mathrm{JA}}$ is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

Table 3.

| Package Type | $\boldsymbol{\theta}_{\mathrm{JA}}{ }^{\mathbf{1}}$ | Unit |
| :--- | :--- | :--- |
| ADCMP609 8-Lead MSOP | 130 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

${ }^{1}$ Measurement in still air.

## ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 2. ADCMP609 Pin Configuration
Table 4. ADCMP609 Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | $\mathrm{~V}_{\mathrm{CC}}$ | V |
| 2 | $\mathrm{~V}_{\mathrm{P}}$ | Noninverting Analog Input. |
| 3 | $\mathrm{~V}_{\mathrm{N}}$ | Inverting Analog Input. |
| 4 | $\mathrm{~S}_{\mathrm{DN}}$ | Shutdown. Drive this pin low to shut down the device. |
| 5 | HYS | Hysteresis Control. Bias with resistor or current source for hysteresis. |
| 6 | $\mathrm{~V}_{\mathrm{EE}}$ | Negative Supply Voltage. |
| 7 | Q | Noninverting Output. Q is at logic high if the analog voltage at the noninverting input $\left(\mathrm{V}_{\mathrm{P}}\right)$ is greater than the <br> analog voltage at the inverting input $\left(\mathrm{V}_{\mathrm{N}}\right)$, provided the comparator is in compare mode. <br> 8 |
|  | $\overline{\mathrm{Q}}$ | Inverting Output. $\overline{\mathrm{Q}}$ is at logic low if the analog voltage at the noninverting input $\left(\mathrm{V}_{\mathrm{P}}\right)$ is greater than the analog <br> voltage at the inverting input $\left(\mathrm{V}_{\mathrm{N}}\right)$, provided the comparator is in compare mode. |

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.


Figure 3. HYS Pin Current ( $\mu \mathrm{A}$ ) vs. Voltage (V)


Figure 4. Input Bias Current vs. Input Common-Mode Voltage (V)


Figure 5. Propagation Delay vs. Input Overdrive at $V_{C C}=2.5 \mathrm{~V}$ and 5.5 V


Figure 6. Hysteresis vs. HYS Resistor


Figure 7. Load Current vs. V $_{\text {OH }} / V_{O L}$


Figure 8. Propagation Delay vs. Input Common-Mode Voltage (V)

## Data Sheet



Figure 9. 1 MHz Output Voltage Waveform at $V_{c c}=2.5 \mathrm{~V}$


Figure 10.1 MHz Output Voltage Waveform at $V_{C C}=5.5 \mathrm{~V}$

## APPLICATIONS INFORMATION

## POWER/GROUND LAYOUT AND BYPASSING

The ADCMP609 comparator is a high speed device. Despite the low noise output stage, it is essential to use proper high speed design techniques to achieve the specified performance. Because comparators are uncompensated amplifiers, feedback in any phase relationship is likely to cause oscillations or undesired hysteresis. Of critical importance is the use of low impedance supply planes, particularly the output supply plane $\left(\mathrm{V}_{\mathrm{CC}}\right)$ and the ground plane. Individual supply planes are recommended as part of a multilayer board. Providing the lowest inductance return path for switching currents ensures the best possible performance in the target application.
It is also important to adequately bypass the input and output supplies. Place a $0.1 \mu \mathrm{~F}$ bypass capacitor as close as possible to each $V_{C C}$ supply pin. The capacitor should be connected to the ground plane with redundant vias placed to provide a physically short return path for output currents flowing back from ground to the $V_{C C}$ pin. Carefully select high frequency bypass capacitors for minimum inductance and effective series resistance (ESR). Parasitic layout inductance should also be strictly controlled to maximize the effectiveness of the bypass at high frequencies.

## TTL-/CMOS-COMPATIBLE OUTPUT STAGE

To achieve specified propagation delay performance, keep the capacitive load at or below the specified minimums. The outputs of the ADCMP609 are designed to directly drive one Schottky TTL or three low power Schottky TTL loads (or an equivalent). For large fan outputs, buses, or transmission lines, use an appropriate buffer to maintain the excellent speed and stability of the comparator.
With the rated 15 pF load capacitance applied, more than half of the total device propagation delay is output stage slew time. Because of this, the total propagation delay decreases as $V_{C C}$ decreases, and instability in the power supply may appear as excess delay dispersion.
Delay is measured to the $50 \%$ point for whatever supply is in use; therefore, the fastest times are observed with the VCC supply at 2.5 V , and larger values are observed when driving loads that switch at other levels.
Overdrive and input slew rate dispersions are not significantly affected by output loading and $V_{C C}$ variations.
The TTL-/CMOS-compatible output stage is shown in the simplified schematic diagram (Figure 11). Because of its inherent symmetry and generally good behavior, this output stage is readily adaptable for driving various filters and other unusual loads.


Figure 11. Simplified Schematic Diagram of
TTL-/CMOS-Compatible Output Stage

## OPTIMIZING PERFORMANCE

As with any high speed comparator, proper design and layout techniques are essential for obtaining the specified performance. Stray capacitance, inductance, common power and ground impedances, or other layout issues can severely limit performance and often cause oscillation. The source impedance should be minimized as much as is practicable. High source impedance, in combination with the parasitic input capacitance of the comparator, causes an undesirable degradation in bandwidth at the input, therefore degrading the overall response. Higher impedances encourage undesired coupling.

## COMPARATOR PROPAGATION DELAY DISPERSION

The ADCMP609 comparator is designed to reduce propagation delay dispersion over a wide input overdrive range of 10 mV to $\mathrm{V}_{\mathrm{CC}}-1 \mathrm{~V}$. Propagation delay dispersion is the variation in propagation delay that results from a change in the degree of overdrive or slew rate, which is how far or how fast the input signal exceeds the switching threshold.

Propagation delay dispersion is a specification that becomes important in high speed, time-critical applications, such as data communication, automatic test and measurement, and instrumentation. It is also important in event-driven applications, such as pulse spectroscopy, nuclear instrumentation, and medical imaging. Dispersion is the variation in propagation delay as the input overdrive conditions are changed (see Figure 12 and Figure 13).
ADCMP609 dispersion is typically $<12 \mathrm{~ns}$ as the overdrive varies from 10 mV to 125 mV . This specification applies to both positive and negative signals because the device has very closely matched delays for both positive-going and negative-going inputs, and very low output skews. Note that for repeatable dispersion measurements the actual device offset is added to the overdrive.


Figure 12. Propagation Delay—Overdrive Dispersion


Figure 13. Propagation Delay—Slew Rate Dispersion

## COMPARATOR HYSTERESIS

The addition of hysteresis to a comparator is often desirable in a noisy environment, or when the differential input amplitudes are relatively small or slow moving. The transfer function for a comparator with hysteresis is shown in Figure 14. As the input voltage approaches the threshold ( 0.0 V , in Figure 14) from below the threshold region in a positive direction, the comparator switches from low to high when the input crosses $+\mathrm{V}_{\mathrm{H}} / 2$. The new switching threshold becomes $-\mathrm{V}_{\mathrm{H}} / 2$. The comparator remains in the high state until the threshold, $-\mathrm{V}_{\mathrm{H}} / 2$, is crossed from below the threshold region in a negative direction. In this manner, noise or feedback output signals centered on 0.0 V input cannot cause the comparator to switch states unless it exceeds the region bounded by $\pm \mathrm{V}_{\mathrm{H}} / 2$.


Figure 14. Comparator Hysteresis Transfer Function

The customary technique for introducing hysteresis into a comparator uses positive feedback from the output back to the input. One limitation of this approach is that the amount of hysteresis varies with the output logic levels, resulting in hysteresis that is not symmetric about the threshold. The external feedback network can also introduce significant parasitics that reduce high speed performance and can even induce oscillation in some cases.

The ADCMP609 comparator offers a programmable hysteresis feature that significantly improves accuracy and stability. Connecting an external pull-down resistor or a current source from the HYS pin to ground varies the amount of hysteresis in a predictable, stable manner. Leaving the HYS pin disconnected or driving it high removes the hysteresis. The maximum hysteresis that can be applied using this pin is approximately 160 mV . Figure 15 illustrates the amount of hysteresis applied as a function of the external resistor value.


Figure 15. Hysteresis vs. HYS Resistor
The HYS pin appears as a 1.25 V bias voltage seen through a series resistance of $7 \mathrm{k} \Omega \pm 20 \%$ throughout the hysteresis control range. The advantages of applying hysteresis in this manner are improved accuracy, improved stability, reduced component count, and maximum versatility. An external bypass capacitor is not recommended on the HYS pin because it impairs the latch function and often degrades the jitter performance of the device.

With the pin driven low, hysteresis may become large, but in this device, the effect is not reliable or intended as a latch function.

## CROSSOVER BIAS POINT

Rail-to-rail inputs of this type, in both op amps and comparators, have a dual front-end design. Certain devices are active near the $\mathrm{V}_{\mathrm{CC}}$ rail, and others are active near the $\mathrm{V}_{\mathrm{EE}}$ rail. At some predetermined point in the common-mode range, a crossover occurs. At this point, normally $\mathrm{V}_{\mathrm{Cc}} / 2$, the direction of the bias current reverses and there are changes in measured offset voltages and currents.
The ADCMP609 slightly elaborates on this scheme. The crossover points are at approximately 0.8 V and 1.6 V .

## ADCMP609

MINIMUM INPUT SLEW RATE REQUIREMENT
With the rated load capacitance and normal good PCB design practice (as discussed in the Optimizing Performance section), these comparators should be stable at any input slew rate with no hysteresis. Broadband noise from the input stage is observed in place of the violent chatter seen with most other high speed
comparators. With additional capacitive loading or poor bypassing, oscillation may be encountered. These oscillations are due to the high gain bandwidth of the comparator in combination with feedback through parasitics in the package and PCB. In many applications, chatter is not harmful.

## TYPICAL APPLICATIONS CIRCUITS



Figure 16. Voltage Controlled Oscillator


Figure 17. Duty Cycle to Differential Voltage Converter


Figure 18. Oscillator and Pulse-Width Modulator

## ADCMP609

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MO-187-AA
Figure 19. 8-Lead Mini Small Outline Package [MSOP] (RM-8)
Dimensions shown in millimeters

## ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Package Description | Package Option | Branding |
| :--- | :--- | :--- | :--- | :--- |
| ADCMP609BRMZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Mini Small Outline Package [MSOP] | $\mathrm{RM}-8$ | GW |
| ADCMP609BRMZ-REEL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8 -Lead Mini Small Outline Package [MSOP] | $\mathrm{RM}-8$ | GW |
| ADCMP609BRMZ-REEL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Mini Small Outline Package $[M S O P]$ | $\mathrm{RM}-8$ | GW |
| EVAL-ADCMP609BRMZ |  | Evaluation Board |  |  |

${ }^{1} Z=$ RoHS Compliant Part.

# Mouser Electronics 

Authorized Distributor

Click to View Pricing, Inventory, Delivery \& Lifecycle Information:

Analog Devices Inc.:
ADCMP609BRMZ ADCMP609BRMZ-REEL7 ADCMP609BRMZ-REEL EVAL-ADCMP609BRMZ


[^0]:    ${ }^{1}$ The output is a high impedance mode when the device is in shutdown mode. Note that this feature is to be used with care since the enable/disable time is much longer than with a true tristate output.
    ${ }^{2} \mathrm{~V}_{\mathbb{I N}}=100 \mathrm{mV}$ square input at $1 \mathrm{MHz}, \mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{V}_{\mathrm{CCI}}=2.5 \mathrm{~V}$, unless otherwise noted.

