

# Quad 12-Bit Serial Voltage Output DAC

# DAC8420

#### **FEATURES**

Guaranteed monotonic over temperature Excellent matching between DACs Unipolar or bipolar operation Buffered voltage outputs High speed serial digital interface Reset-to-zero scale or midscale Wide supply range, +5 V only to ±15 V Low power consumption (35 mW maximum) Available in 16-Lead PDIP, SOIC, and CERDIP packages

#### **APPLICATIONS**

Software controlled calibration Servo controls Process control and automation ATE

### FUNCTIONAL BLOCK DIAGRAM



### **GENERAL DESCRIPTION**

The DAC8420 is a quad, 12-bit voltage-output DAC with serial digital interface in a 16-lead package. Utilizing BiCMOS technology, this monolithic device features unusually high circuit density and low power consumption. The simple, easy-to-use serial digital input and fully buffered analog voltage outputs require no external components to achieve a specified performance.

The 3-wire serial digital input is easily interfaced to microprocessors running at 10 MHz with minimal additional circuitry. Each DAC is addressed individually by a 16-bit serial word consisting of a 12-bit data word and an address header. The user-programmable reset control CLR forces all four DAC outputs to either zero scale or midscale, asynchronously overriding the current DAC register values. The output voltage range, determined by the inputs VREFHI and VREFLO, is set by the user for positive or negative unipolar or bipolar signal swings within the supplies, allowing considerable design flexibility.

The DAC8420 is available in 16-lead PDIP, SOIC, and CERDIP packages. Operation is specified with supplies ranging from +5 V only to  $\pm 15$  V, with references of +2.5 V to  $\pm 10$  V, respectively. Power dissipation when operating from  $\pm 15$  V supplies is less than 255 mW (maximum) and only 35 mW (maximum) with a +5 V supply.

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

# TABLE OF CONTENTS

| Features 1                                   |
|----------------------------------------------|
| Applications                                 |
| Functional Block Diagram 1                   |
| General Description 1                        |
| Revision History                             |
| Specifications                               |
| Electrical Characteristics                   |
| Absolute Maximum Ratings                     |
| Thermal Resistance                           |
| ESD Caution                                  |
| Pin Configurations and Function Descriptions |
| Typical Performance Characteristics          |
| Theory of Operation14                        |
| Introduction14                               |
| Digital Interface Operation14                |

### **REVISION HISTORY**

#### 5/07—Rev. A to Rev. B

| Updated Format             | Universal |
|----------------------------|-----------|
| Changes to Endnote 3       |           |
| Changes to Table 3         | 6         |
| Changes to Table 4         |           |
| Updated Outline Dimensions |           |
| Changes to Ordering Guide  |           |

### 9/03—Rev. 0 to Rev. A

| Changes to General Description  | 1  |
|---------------------------------|----|
| Deleted Wafer Test Limits table | 4  |
| Deleted Dice Characteristics    | 4  |
| Updated Ordering Guide          | 4  |
| Added Power-Up Sequence section | 12 |
| Updated Outline Dimensions      |    |

| Correct Operation of $\overline{\text{CS}}$ and CLK |
|-----------------------------------------------------|
| Using $\overline{\text{CLR}}$ and CLSEL14           |
| Programming the Analog Outputs14                    |
| VREFHI Input Requirements16                         |
| Power-Up Sequence                                   |
| Applications17                                      |
| Power Supply Bypassing and Grounding17              |
| Analog Outputs17                                    |
| Reference Configuration                             |
| Isolated Digital Interface                          |
| Dual Window Comparator                              |
| MC68HC11 Microcontroller Interfacing 20             |
| DAC8420 to M68HC11 Interface Assembly Program       |
| Outline Dimensions                                  |
| Ordering Guide                                      |

### **SPECIFICATIONS**

### **ELECTRICAL CHARACTERISTICS<sup>1</sup>**

@  $V_{DD} = +5.0 \text{ V} \pm 5\%$ ,  $V_{SS} = 0 \text{ V}$ ,  $V_{VREFHI} = +2.5 \text{ V}$ ,  $V_{VREFLD} = 0 \text{ V}$ , and  $V_{SS} = -5.0 \text{ V} \pm 5\%$ ,  $V_{VREFLO} = -2.5 \text{ V}$ ,  $-40^{\circ}C \le T_A \le +85^{\circ}C$  unless otherwise noted.<sup>2</sup>

#### Table 1.

| Parameter                                    | Symbol            | Condition                               | Min                | Тур   | Max                       | Unit   |
|----------------------------------------------|-------------------|-----------------------------------------|--------------------|-------|---------------------------|--------|
| STATIC ACCURACY                              |                   |                                         |                    |       |                           |        |
| Integral Linearity E Grade                   | INL               |                                         |                    | ±¼    | ±1                        | LSB    |
| Integral Linearity E Grade                   | INL               | $V_{SS} = 0 V^3$                        |                    | ±1⁄2  | ±3                        | LSB    |
| Integral Linearity F Grade                   | INL               |                                         |                    | ±¾    | ±2                        | LSB    |
| Integral Linearity F Grade                   | INL               | $V_{SS} = 0 V^3$                        |                    | ±1    | ±4                        | LSB    |
| Differential Linearity                       | DNL               | Monotonic over temperature              |                    | ±1⁄4  | ±1                        | LSB    |
| Zero-Scale Error                             | ZSE               | $R_L = 2 k\Omega, V_{SS} = -5 V$        |                    |       | ±4                        | LSB    |
| Full-Scale Error                             | FSE               | $R_L = 2 k\Omega$ , $V_{SS} = -5 V$     |                    |       | ±4                        | LSB    |
| Zero-Scale Error                             | ZSE               | $R_L = 2 \ k\Omega, V_{SS} = 0 \ V^3$   |                    |       | ±8                        | LSB    |
| Full-Scale Error                             | FSE               | $R_L = 2 \ k\Omega, V_{SS} = 0 \ V^3$   |                    |       | ±8                        | LSB    |
| Zero-Scale Temperature Coefficient           | TC <sub>ZSE</sub> | $R_L = 2 k\Omega, V_{SS} = -5 V^4$      |                    | ±10   |                           | ppm/°C |
| Full-Scale Temperature Coefficient           | TC <sub>FSE</sub> | $R_L = 2 k\Omega, V_{SS} = -5 V^4$      |                    | ±10   |                           | ppm/°C |
| MATCHING PERFORMANCE                         |                   |                                         | 1                  |       |                           |        |
| Linearity Matching                           |                   |                                         |                    | ±1    |                           | LSB    |
| REFERENCE                                    |                   |                                         |                    |       |                           |        |
| Positive Reference Input Range⁵              | VVREFHI           |                                         | $V_{VREFLO} + 2.5$ |       | V <sub>DD</sub> – 2.5     | v      |
| Negative Reference Input Range⁵              | VVREFLO           |                                         | Vss                |       | V <sub>VREFHI</sub> – 2.5 | v      |
| Negative Reference Input Range               | VVREFLO           | $V_{SS} = 0 V^5$                        | 0                  |       | Vvrefhi – 2.5             | v      |
| Reference High Input Current                 | VREFHI            | Code 0x000, Code 0x555                  | -0.75              | ±0.25 | +0.75                     | mA     |
| Reference Low Input Current                  | IVREFLO           | Code 0x000, Code 0x555, $V_{ss} = -5 V$ | -1.0               | -0.6  |                           | mA     |
| AMPLIFIER CHARACTERISTICS                    |                   |                                         |                    |       |                           |        |
| Output Current                               | IOUT              | $V_{ss} = -5 V$                         | -1.25              |       | +1.25                     | mA     |
| Settling Time                                | ts                | To 0.01% <sup>6</sup>                   |                    | 8     |                           | μs     |
| Slew Rate                                    | SR                | 10% to 90% <sup>6</sup>                 |                    | 1.5   |                           | V/μs   |
| LOGIC CHARACTERISTICS                        |                   |                                         |                    |       |                           |        |
| Logic Input High Voltage                     | VINH              |                                         | 2.4                |       |                           | v      |
| Logic Input Low Voltage                      | VINL              |                                         |                    |       | 0.8                       | v      |
| Logic Input Current                          | l <sub>in</sub>   |                                         |                    |       | 10                        | μA     |
| Input Capacitance <sup>4</sup>               | CIN               |                                         |                    | 13    |                           | pF     |
| LOGIC TIMING CHARACTERISTICS <sup>4, 7</sup> |                   |                                         |                    |       |                           |        |
| Data Setup Time                              | t <sub>DS</sub>   |                                         | 25                 |       |                           | ns     |
| Data Hold                                    | t <sub>DH</sub>   |                                         | 55                 |       |                           | ns     |
| Clock Pulse Width High                       | t <sub>CH</sub>   |                                         | 90                 |       |                           | ns     |
| Clock Pulse Width Low                        | t <sub>CL</sub>   |                                         | 120                |       |                           | ns     |
| Select Time                                  | tess              |                                         | 90                 |       |                           | ns     |
| Deselect Delay                               | t <sub>CSH</sub>  |                                         | 5                  |       |                           | ns     |
| Load Disable Time                            | t <sub>LD1</sub>  |                                         | 130                |       |                           | ns     |
| Load Delay                                   | t <sub>LD2</sub>  |                                         | 35                 |       |                           | ns     |
| Load Pulse Width                             | tLDW              |                                         | 80                 |       |                           | ns     |
| Clear Pulse Width                            |                   |                                         | 150                |       |                           | ns     |

| Parameter                | Symbol            | Condition      | Min | Тур   | Max  | Unit |
|--------------------------|-------------------|----------------|-----|-------|------|------|
| SUPPLY CHARACTERISTICS   |                   |                |     |       |      |      |
| Power Supply Sensitivity | PSRR              |                |     | 0.002 | 0.01 | %/%  |
| Positive Supply Current  | IDD               |                |     | 4     | 7    | mA   |
| Negative Supply Current  | lss               |                | -6  | -3    |      | mA   |
| Power Dissipation        | P <sub>DISS</sub> | $V_{SS} = 0 V$ |     | 20    | 35   | mW   |

<sup>1</sup> Typical values indicate performance measured at 25°C.

<sup>2</sup> All supplies can be varied  $\pm 5\%$  and operation is guaranteed. Device is tested with V<sub>DD</sub> = 4.75 V. <sup>2</sup> All supplies can be varied  $\pm 5\%$  and operation is guaranteed. Device is tested with V<sub>DD</sub> = 4.75 V. <sup>3</sup> For single-supply operation (V<sub>REFLO</sub> = 0 V, V<sub>SS</sub> = 0 V), due to internal offset errors INL and DNL are measured beginning at Code 0x005. <sup>4</sup> Guaranteed, but not tested. <sup>5</sup> Operation is guaranteed over this reference range, but linearity is neither tested nor guaranteed. <sup>6</sup> V<sub>OUT</sub> swing between +2.5 V and -2.5 V with V<sub>DD</sub> = 5.0 V. <sup>7</sup> All input control signals are specified with tr = tf = 5 ns (10% to 90% of 5 V) and timed from a voltage level of 1.6 V.

 $@V_{\text{DD}} = +15.0 \text{ V} \pm 5\%, V_{\text{SS}} = -15.0 \text{ V} \pm 5\%, V_{\text{VREFHI}} = +10.0 \text{ V}, V_{\text{VREFLO}} = -10.0 \text{ V}, -40^{\circ}\text{C} \leq T_{\text{A}} \leq +85^{\circ}\text{C} \text{ unless otherwise noted.}^{1, 2} \leq 10^{\circ}\text{C}$ 

| Table 2. |
|----------|
|----------|

| Parameter                                    | Symbol            | Condition                                                                            | Min                       | Тур     | Max                       | Unit   |
|----------------------------------------------|-------------------|--------------------------------------------------------------------------------------|---------------------------|---------|---------------------------|--------|
| STATIC ACCURACY                              |                   |                                                                                      |                           |         |                           |        |
| Integral Linearity E Grade                   | INL               |                                                                                      |                           | ±1⁄4    | ±1⁄2                      | LSB    |
| Integral Linearity F Grade                   | INL               |                                                                                      |                           | ±1⁄2    | ±1                        | LSB    |
| Differential Linearity                       | DNL               | Monotonic over temperature                                                           |                           | ±1⁄4    | ±1                        | LSB    |
| Zero-Scale Error                             | ZSE               | $R_L = 2 k\Omega$                                                                    |                           |         | ±2                        | LSB    |
| Full-Scale Error                             | FSE               | $R_L = 2 k\Omega$                                                                    |                           |         | ±2                        | LSB    |
| Zero-Scale Temperature Coefficient           | TC <sub>ZSE</sub> | $R_L = 2 k\Omega^3$                                                                  |                           | ±4      |                           | ppm/°C |
| Full-Scale Temperature Coefficient           | TC <sub>FSE</sub> | $R_L = 2 k\Omega^3$                                                                  |                           | ±4      |                           | ppm/°C |
| MATCHING PERFORMANCE                         |                   |                                                                                      |                           |         |                           |        |
| Linearity Matching                           |                   |                                                                                      |                           | ±1      |                           | LSB    |
| REFERENCE                                    |                   |                                                                                      |                           |         |                           |        |
| Positive Reference Input Range <sup>4</sup>  | VVREFHI           |                                                                                      | V <sub>VREFLO</sub> + 2.5 |         | V <sub>DD</sub> – 2.5     | V      |
| Negative Reference Input Range <sup>4</sup>  | VVREFLO           |                                                                                      | -10                       |         | V <sub>VREFHI</sub> – 2.5 | v      |
| Reference High Input Current                 | IVREFHI           | Code 0x000, Code 0x555                                                               | -2.0                      | ±1.0    | +2.0                      | mA     |
| Reference Low Input Current                  | IVREFLO           | Code 0x000, Code 0x555                                                               | -3.5                      | -2.0    |                           | mA     |
| AMPLIFIER CHARACTERISTICS                    | - THE EO          |                                                                                      |                           |         |                           |        |
| Output Current                               | lout              |                                                                                      | -5                        |         | +5                        | mA     |
| Settling Time                                | ts                | To 0.01%⁵                                                                            | 5                         | 13      | 10                        | μs     |
| Slew Rate                                    | SR                | 10% to 90% <sup>5</sup>                                                              |                           | 2       |                           | V/µs   |
| DYNAMIC PERFORMANCE                          | 511               |                                                                                      |                           | 2       |                           | ¥7µ3   |
| Analog Crosstalk <sup>3</sup>                |                   |                                                                                      |                           | >64     |                           | dB     |
| Digital Feedthrough <sup>3</sup>             |                   |                                                                                      |                           | >72     |                           | dB     |
| Large Signal Bandwidth                       |                   | 3 dB, V <sub>VREFHI</sub> = 5 V + 10 V p-p, V <sub>VREFLO</sub> = -10 V <sup>3</sup> |                           | 90      |                           | kHz    |
| Glitch Impulse                               |                   | Code Transition = $0x7FF$ to $0x800^3$                                               |                           | 90<br>6 |                           | μV-s   |
|                                              |                   |                                                                                      |                           | 0       |                           | μν-s   |
| Logic Input High Voltage                     | V                 |                                                                                      | 2.4                       |         |                           | v      |
|                                              | V <sub>INH</sub>  |                                                                                      | 2.4                       |         | 0.8                       | v      |
| Logic Input Low Voltage                      | V <sub>INL</sub>  |                                                                                      |                           |         |                           |        |
| Logic Input Current                          | I <sub>IN</sub>   |                                                                                      |                           | 10      | 10                        | μA     |
|                                              | C <sub>IN</sub>   |                                                                                      |                           | 13      |                           | pF     |
| LOGIC TIMING CHARACTERISTICS <sup>3, 6</sup> |                   |                                                                                      |                           |         |                           |        |
| Data Setup Time                              | t <sub>DS</sub>   |                                                                                      | 25                        |         |                           | ns     |
| Data Hold                                    | t <sub>DH</sub>   |                                                                                      | 20                        |         |                           | ns     |
| Clock Pulse Width High                       | t <sub>CH</sub>   |                                                                                      | 30                        |         |                           | ns     |
| Clock Pulse Width Low                        | t <sub>CL</sub>   |                                                                                      | 50                        |         |                           | ns     |
| Select Time                                  | t <sub>css</sub>  |                                                                                      | 55                        |         |                           | ns     |
| Deselect Delay                               | t <sub>csh</sub>  |                                                                                      | 15                        |         |                           | ns     |
| Load Disable Time                            | t <sub>LD1</sub>  |                                                                                      | 40                        |         |                           | ns     |
| Load Delay                                   | t <sub>LD2</sub>  |                                                                                      | 15                        |         |                           | ns     |
| Load Pulse Width                             | t <sub>LDW</sub>  |                                                                                      | 45                        |         |                           | ns     |
| Clear Pulse Width                            | t <sub>CLRW</sub> |                                                                                      | 70                        |         |                           | ns     |
| SUPPLY CHARACTERISTICS                       |                   |                                                                                      |                           |         |                           |        |
| Power Supply Sensitivity                     | PSRR              |                                                                                      |                           | 0.002   | 0.01                      | %/%    |
| Positive Supply Current                      | I <sub>DD</sub>   |                                                                                      |                           | 6       | 9                         | mA     |
| Negative Supply Current                      | Iss               |                                                                                      | -8                        | -5      |                           | mA     |
| Power Dissipation                            | P <sub>DISS</sub> |                                                                                      |                           |         | 255                       | mW     |

 $^1$  Typical values indicate performance measured at 25°C.  $^2$  All supplies can be varied  $\pm5\%$  and operation is guaranteed.  $^3$  Guaranteed, but not tested.

<sup>4</sup> Operation is guaranteed over this reference range, but linearity is neither tested nor guaranteed.

 $^{5}$  V<sub>OUT</sub> swing between +10 V and -10 V.  $^{6}$  All input control signals are specified with tr = tf = 5 ns (10% to 90% of 5 V) and timed from a voltage level of 1.6 V.

### **ABSOLUTE MAXIMUM RATINGS**

 $T_A = 25^{\circ}C$ , unless otherwise noted.

### Table 3.

| 10000                                      |                                           |
|--------------------------------------------|-------------------------------------------|
| Parameter                                  | Rating                                    |
| V <sub>DD</sub> to GND                     | -0.3 V, +18.0 V                           |
| Vss to GND                                 | +0.3 V, -18.0 V                           |
| V <sub>ss</sub> to V <sub>DD</sub>         | –0.3 V, +36.0 V                           |
| Vss to Vvreflo                             | -0.3 V, V <sub>ss</sub> $-2.0$ V          |
| V <sub>VREFHI</sub> to V <sub>VREFLO</sub> | +2.0 V, V <sub>DD</sub> - V <sub>SS</sub> |
| V <sub>VREFHI</sub> to V <sub>DD</sub>     | +2.0 V, +33.0 V                           |
| Ivrefhi, Ivreflo                           | 10 mA                                     |
| Digital Input Voltage to GND               | -0.3 V, V <sub>DD</sub> + 0.3 V           |
| Output Short-Circuit Duration              | Indefinite                                |
| Operating Temperature Range                |                                           |
| EP, FP, ES, FS, EQ, FQ                     | –40°C to +85°C                            |
| Dice Junction Temperature                  | 150°C                                     |
| Storage Temperature Range                  | –65°C to +150°C                           |
| Power Dissipation                          | 1000 mW                                   |
| Lead Temperature                           | JEDEC Industry Standard                   |
| Soldering                                  | J-STD-020                                 |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### THERMAL RESISTANCE

#### Table 4.

| Package Type       | θ <sub>JA</sub> | ον | Unit |
|--------------------|-----------------|----|------|
| 16-Lead PDIP (N)   | 70 <sup>1</sup> | 27 | °C/W |
| 16-Lead CERDIP (Q) | 82 <sup>1</sup> | 9  | °C/W |
| 16-Lead SOIC (RW)  | 86 <sup>2</sup> | 22 | °C/W |

 ${}^1\theta_{JA}$  is specified for worst case mounting conditions, that is,  $\theta_{JA}$  is specified for device in socket.

 $^2\theta_{JA}$  is specified for device on board.

#### **ESD CAUTION**



**ESD (electrostatic discharge) sensitive device.** Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.



Figure 3. Burn-In Diagram

10kΩ

0.1µF

10µF

-15V

1N4001

10kΩ ≹

NC = NO CONNECT

늰

00275-003

# **PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS**

00275-004

| VDD 1<br>VOUTD 2<br>VOUTC 3<br>VREFLO 4<br>VREFHI 5<br>VOUTB 6<br>VOUTA 7<br>VSS 8 | DAC8420<br>TOP VIEW<br>(Not to Scale) | 16 CLSEL<br>16 CLR<br>17 CLR<br>17 CLR<br>17 CLK<br>17 CLK<br>17 CLK<br>17 CLK<br>17 CLK<br>17 CLK |
|------------------------------------------------------------------------------------|---------------------------------------|----------------------------------------------------------------------------------------------------|
| N                                                                                  | C = NO CONNE                          | СТ                                                                                                 |
| <b>-</b> ·                                                                         | 4 00/0                                | CERDIN                                                                                             |

Figure 4. PDIP and CERDIP



#### **Table 5. Pin Function Descriptions**

| Pin No.    | Mnemonic            | Description                                                                                                                                                                                                                                                                                                  |
|------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | VDD                 | Positive Power Supply, 5 V to 15 V.                                                                                                                                                                                                                                                                          |
| 4          | VREFLO              | Reference Input. Lower DAC ladder reference voltage input, equal to zero-scale output. Allowable range is $V_{SS}$ to ( $V_{VREFHI} - 2.5 V$ ).                                                                                                                                                              |
| 5          | VREFHI              | Reference Input. Upper DAC ladder reference voltage input. Allowable range is $(V_{DD} - 2.5 V)$ to $(V_{VREFLO} + 2.5 V)$ .                                                                                                                                                                                 |
| 7, 6, 3, 2 | VOUTA through VOUTD | Buffered DAC Analog Voltage Outputs.                                                                                                                                                                                                                                                                         |
| 8          | VSS                 | Negative Power Supply, 0 V to $-15$ V.                                                                                                                                                                                                                                                                       |
| 9          | GND                 | Power Supply, Digital Ground.                                                                                                                                                                                                                                                                                |
| 10         | SDI                 | Serial Data Input. Data presented to this pin is loaded into the internal serial-parallel shift register, which shifts data in, beginning with DAC Address Bit A1. This input is ignored when $\overline{CS}$ is high. SDI is CMOS/TTL compatible. The format of the 16-bit serial word is shown in Table 8. |
| 11         | CLK                 | System Serial Data Clock Input, TTL/CMOS Levels. Data presented to the input SDI is shifted into the internal serial-parallel input register on the rising edge of clock. This input is logically OR'ed with $\overline{\text{CS}}$ .                                                                        |
| 12         | <u>cs</u>           | Control Input, Device Chip Select, Active Low. This input is logically OR'ed with the clock and disables the serial data register input when high. When low, data input clocking is enabled (see Table 6). CS is CMOS/TTL compatible.                                                                        |
| 13         | NC                  | No Connect = Don't Care.                                                                                                                                                                                                                                                                                     |
| 14         | LD                  | Control Input, Asynchronous DAC Register Load Control, Active Low. The data currently contained in the serial input shift register is shifted out to the DAC data registers on the falling edge of LD, independent of CS. Input data must remain stable while LD is low. LD is CMOS/TTL compatible.          |
| 15         | CLR                 | Control Input, Asynchronous Clear, Active Low. Sets internal data Register A through Register D to zero or midscale, depending on current state of CLSEL. The data in the serial input shift register is unaffected by this control. CLR is CMOS/TTL compatible.                                             |
| 16         | CLSEL               | Control Input, Determines action of CLR. If high, a clear command sets the internal DAC Register A through Register D to midscale (0x800). If low, the registers are set to zero (0x000). CLSEL is CMOS/TTL compatible.                                                                                      |

### Table 6. Control Function Logic Table

| CLK <sup>1</sup> |                 | LD           | CLR      | CLSEL           | Serial Input Shift Register | DAC Register A to DAC Register D        |
|------------------|-----------------|--------------|----------|-----------------|-----------------------------|-----------------------------------------|
| NC <sup>2</sup>  | High            | High         | Low      | High            | No change                   | Loads midscale value (0x800)            |
| NC <sup>2</sup>  | High            | High         | Low      | Low             | No change                   | Loads zero-scale value (0x000)          |
| NC <sup>2</sup>  | High            | High         | <b>↑</b> | High /Low       | No change                   | Latches value                           |
| $\uparrow$       | Low             | High         | High     | NC <sup>2</sup> | Shifts register one bit     | No change                               |
| Low              | ↑               | High         | High     | NC <sup>2</sup> | Shifts register one bit     | No change                               |
| High             | NC (↑)²         | $\downarrow$ | High     | NC <sup>2</sup> | No change                   | Loads the serial data-word <sup>3</sup> |
| High             | NC <sup>2</sup> | Low          | High     | NC <sup>2</sup> | No change                   | Transparent <sup>₄</sup>                |
| NC <sup>2</sup>  | High            | High         | High     | NC <sup>2</sup> | No change                   | No change                               |

<sup>1</sup> CLK and CS are interchangeable.
 <sup>2</sup> NC = Don't Care.
 <sup>3</sup> Returning CS high while CLK is high avoids an additional false clock of serial input data. CLK and CS are interchangeable.
 <sup>4</sup> Do not clock in serial data while LD is low.





00275-010

1000

**1000** 00575-012

5

00275-















### THEORY OF OPERATION INTRODUCTION

The DAC8420 is a quad, voltage-output 12-bit DAC with a serial digital input capable of operating from a single 5 V supply. The straightforward serial interface can be connected directly to most popular microprocessors and microcontrollers, and can accept data at a 10 MHz clock rate when operating from  $\pm 15$  V supplies. A unique voltage reference structure ensures maximum utilization of the DAC output resolution by allowing the user to set the zero-scale and full-scale output levels within the supply rails. The analog voltage outputs are fully buffered, and are capable of driving a 2 k $\Omega$  load. Output glitch impulse during major code transitions is a very low 64 nV-s (typ).

### **DIGITAL INTERFACE OPERATION**

The serial input of the DAC8420, consisting of  $\overline{CS}$ , SDI, and  $\overline{LD}$ , is easily interfaced to a wide variety of microprocessor serial ports. While  $\overline{CS}$  is low, the data presented to the input SDI is shifted into the internal serial-to-parallel shift register on the rising edge of the clock, with the address MSB first, data LSB last, as shown in Table 6 and in the timing diagram (Figure 2). The data format, shown in Table 8, is two bits of DAC address and two don't care fill bits, followed by the 12-bit DAC dataword. Once all 16 bits of the serial data-word have been input, the load control  $\overline{LD}$  is strobed and the word is parallel-shifted out onto the internal data bus. The two address bits are decoded and used to route the 12-bit data-word to the appropriate DAC data register (see the Applications section).

### CORRECT OPERATION OF $\overline{CS}$ AND CLK

T.1.1. 0

In Table 6, the control pins CLK and  $\overline{CS}$  require some attention during a data load cycle. Since these two inputs are fed to the same logical OR gate, the operation is in fact identical. The user must take care to operate them accordingly to avoid clocking in false data bits. In the timing diagram, CLK must be halted high or  $\overline{CS}$  must be brought high during the last high portion of the CLK following the rising edge that latched in the last data bit. Otherwise, an additional rising edge is generated by  $\overline{CS}$  rising while CLK is low, causing  $\overline{CS}$  to act as the clock and allowing a false data bit into the serial input register. The same issue must also be considered in the beginning of the data load sequence.

### USING CLR AND CLSEL

The clear ( $\overline{\text{CLR}}$ ) control allows the user to perform an asynchronous reset function. Asserting  $\overline{\text{CLR}}$  loads all four DAC data-word registers, forcing the DAC outputs to either zero scale (0x000) or midscale (0x800), depending on the state of CLSEL as shown in Table 6. The clear function is asynchronous and totally independent of  $\overline{\text{CS}}$ . When  $\overline{\text{CLR}}$  returns high, the DAC outputs remain latched at the reset value until  $\overline{\text{LD}}$  is strobed, reloading the individual DAC data-word registers with either the data held in the serial input register prior to the reset or with new data loaded through the serial interface.

#### Table 7. DAC Address Word Decode Table

| A1 | A0 | DAC Addressed |
|----|----|---------------|
| 0  | 0  | DAC A         |
| 0  | 1  | DAC B         |
| 1  | 0  | DAC C         |
| 1  | 1  | DAC D         |

### **PROGRAMMING THE ANALOG OUTPUTS**

The unique differential reference structure of the DAC8420 allows the user to tailor the output voltage range precisely to the needs of the application. Instead of spending DAC resolution on an unused region near the positive or negative rail, the DAC8420 allows the user to determine both the upper and lower limits of the analog output voltage range. Thus, as shown in Table 9 and Figure 30, the outputs of DAC A through DAC D range between VREFHI and VREFLO, within the limits specified in the Specifications section. Note also that VREFHI must be greater than VREFLO.



Figure 30. Output Voltage Range Programming

| Tadi      | e 8.                 |    |    |     |                 |    |    |    |    |     |     |       |     |     |        |
|-----------|----------------------|----|----|-----|-----------------|----|----|----|----|-----|-----|-------|-----|-----|--------|
| (FIRS     | T)                   |    |    |     |                 |    |    |    |    |     |     |       |     |     | (LAST) |
| <b>B0</b> | B1                   | B2 | B3 | B4  | B5              | B6 | B7 | B8 | B9 | B10 | B11 | B12   | B13 | B14 | B15    |
| A1        | A0                   | NC | NC | D11 | D10             | D9 | D8 | D7 | D6 | D5  | D4  | D3    | D2  | D1  | D0     |
|           | —Address Word— (MSB) |    |    |     | —DAC Data-Word— |    |    |    |    |     |     | (LSB) |     |     |        |

Table 9. Analog Output Code

| DAC Data-Word (Hex) | Vout                                                  | Note              |
|---------------------|-------------------------------------------------------|-------------------|
| 0xFFF               | $VREFLO + \frac{(VREFHI - VREFLO)}{4096} \times 4095$ | Full-scale output |
| 0x801               | $VREFLO + \frac{(VREFHI - VREFLO)}{4096} \times 2049$ | Midscale + 1      |
| 0x800               | $VREFLO + \frac{(VREFHI - VREFLO)}{4096} \times 2048$ | Midscale          |
| 0x7FF               | $VREFLO + \frac{(VREFHI - VREFLO)}{4096} \times 2047$ | Midscale – 1      |
| 0x000               | $VREFLO + \frac{(VREFHI - VREFLO)}{4096} \times 0$    | Zero scale        |

### **VREFHI INPUT REQUIREMENTS**

The DAC8420 utilizes a unique, patented DAC switch driver circuit that compensates for different supply, reference voltage, and digital code inputs. This ensures that all DAC ladder switches are always biased equally, ensuring excellent linearity under all conditions. Thus, as shown in Table 1, the VREFHI input of the DAC8420 requires both sourcing and sinking current capabilities from the reference voltage source. Many positive voltage references are intended as current sources only and offer little sinking capability. The user should consider references such as the AD584, AD586, AD587, AD588, AD780, and REF43 for such an application.

### **POWER-UP SEQUENCE**

To prevent a CMOS latch-up condition, power up VDD, VSS, and GND prior to any reference voltages. The ideal power-up sequence is GND, VSS, VDD, VREFHI, VREFLO, and digital inputs. Noncompliance with the power-up sequence over an extended period can elevate the reference currents and eventually damage the device. On the other hand, if the noncompliant power-up sequence condition is as short as a few milliseconds, the device can resume normal operation without being damaged once VDD/VSS is powered.

### **APPLICATIONS** POWER SUPPLY BYPASSING AND GROUNDING

In any circuit where accuracy is important, careful consideration of the power supply and ground return layout helps to ensure the rated performance. The DAC8420 has a single ground pin that is internally connected to the digital section as the logic reference level. The first thought may be to connect this pin to digital ground; however, in large systems digital ground is often noisy because of the switching currents of other digital circuitry. Any noise that is introduced at the ground pin can couple into the analog output. Thus, to avoid error-causing digital noise in the sensitive analog circuitry, the ground pin should be connected to the system analog ground. The ground path (circuit board trace) should be as wide as possible to reduce any effects of parasitic inductance and ohmic drops. A ground plane is recommended if possible. The noise immunity of the on-board digital circuitry, typically in the hundreds of millivolts, is well able to reject the common-mode noise typically seen between system analog and digital grounds. Finally, the analog and digital ground should be connected to each other at a single point in the system to provide a common reference. This is preferably done at the power supply.

Good grounding practice is also essential to maintaining analog performance in the surrounding analog support circuitry. With two reference inputs and four analog outputs capable of moderate bandwidth and output current, there is a significant potential for ground loops. Again, a ground plane is recommended as the most effective solution to minimizing errors due to noise and ground offsets.



Figure 31. Recommended Supply Bypassing Scheme

The DAC8420 should have ample supply bypassing, located as close to the package as possible. Figure 31 shows the recommended capacitor values of 10  $\mu$ F in parallel with 0.1  $\mu$ F. The 0.1  $\mu$ F capacitor should have low effective series resistance (ESR) and effective series inductance (ESI) (such as any common ceramic type capacitor), which provide a low impedance path to ground at high frequencies to handle transient currents due to internal logic switching. To preserve the specified analog

performance of the device, the supply should be as noise free as possible. In the case of 5 V only systems, it is desirable to use the same 5 V supply for both the analog circuitry and the digital portion of the circuit. Unfortunately, the typical 5 V supply is extremely noisy due to the fast edge rates of the popular CMOS logic families, which induce large inductive voltage spikes, and busy microcontroller or microprocessor buses, and therefore commonly have large current spikes during bus activity. However, by properly filtering the supply as shown in Figure 32, the digital 5 V supply can be used. The inductors and capacitors generate a filter that not only rejects noise due to the digital circuitry, but also filters out the lower frequency noise of switch mode power supplies. The analog supply should be connected as close as possible to the origin of the digital supply to minimize noise pickup from the digital section.



### **ANALOG OUTPUTS**

The DAC8420 features buffered analog voltage outputs capable of sourcing and sinking up to 5 mA when operating from  $\pm 15$  V supplies, eliminating the need for external buffer amplifiers in most applications while maintaining specified accuracy over the rated operating conditions. The buffered outputs are simply an op amp connected as a voltage follower, and thus have output characteristics very similar to the typical operational amplifier. These amplifiers are short-circuit protected. The user should verify that the output load meets the capabilities of the device, in terms of both output current and load capacitance. The DAC8420 is stable with capacitive loads up to 2 nF typically. However, any capacitive load will increase the settling time, and should be minimized if speed is a concern.

The output stage includes a P-channel MOSFET to pull the output voltage down to the negative supply. This is very important in single-supply systems where VREFLO usually has the same potential as the negative supply. With no load, the zero-scale output voltage in these applications is less than 500  $\mu$ V typically, or less than 1 LSB when V<sub>VREFHI</sub> = 2.5 V. However, when sinking current, this voltage does increase because of the finite impedance of the output stage. The effective value of the pull-down resistor in the output stage is typically 320  $\Omega$ . With a 100 k $\Omega$  resistor connected to 5 V, the resulting zero-scale output voltage

is 16 mV. Thus, the best single-supply operation is obtained with the output load connected to ground, so the output stage does not have to sink current.

Like all amplifiers, the DAC8420 output buffers do generate voltage noise, 52 nV/ $\sqrt{\text{Hz}}$  typically. This is easily reduced by adding a simple RC low-pass filter on each output.

### **REFERENCE CONFIGURATION**

The two reference inputs of the DAC8420 allow a great deal of flexibility in circuit design. The user must take care, however, to observe the minimum voltage input levels on VREFHI and VREFLO to maintain the accuracy shown in the data sheet. These input voltages can be set anywhere across a wide range within the supplies, but must be a minimum of 2.5 V apart in any case (see Figure 30). A wide output voltage range can be obtained with  $\pm 5$  V references, which can be provided by the

AD588 as shown in Figure 33. Many applications utilize the DACs to synthesize symmetric bipolar waveforms, which require an accurate, low drift bipolar reference. The AD588 provides both voltages and needs no external components. Additionally, the part is trimmed in production for 12-bit accuracy over the full temperature range without user calibration. Performing a clear with the reset select CLSEL high allows the user to easily reset the DAC outputs to midscale, or 0 V in these applications.

When driving the reference inputs VREFHI and VREFLO, it is important to note that VREFHI both sinks and sources current, and that the input currents of both are code dependent. Many voltage reference products have a limited current sinking capability and must be buffered with an amplifier to drive VREFHI in order to maintain overall system accuracy. The input VREFLO, however, has no such requirement.



Figure 33. ±10 V Bipolar Reference Configuration Using the AD588

For a single 5 V supply,  $V_{VREFHI}$  is limited to at most 2.5 V, and must always be at least 2.5 V less than the positive supply to ensure linearity of the device. For these applications, the REF43 is an excellent low drift 2.5 V reference that consumes only 450  $\mu$ A (max). It works well with the DAC8420 in a single 5 V system as shown in Figure 34.



Figure 34. 5 V Single-Supply Operation Using REF43

### **ISOLATED DIGITAL INTERFACE**

Because the DAC8420 is ideal for generating accurate voltages in process control and industrial applications, due to noise, from the central controller; it may be necessary to isolate it from the central controller. This can be easily achieved by using opto-isolators, which are commonly used to provide electrical isolation in excess of 3 kV. Figure 35 shows a simple 3-wire interface scheme for controlling the clock, data, and load pulse. For normal operation,  $\overline{CS}$  is tied permanently low so that the DAC8420 is always selected. The resistor and capacitor on the  $\overline{CLR}$  pin provide a power-on reset with 10 ms time constant. The three opto-isolators are used for the SDI, CLK, and  $\overline{LD}$  lines. One opto-isolated line (LD) can be eliminated from this circuit by adding an inexpensive 4-bit TTL counter to generate the load pulse for the DAC8420 after 16 clock cycles. The counter is used to count the number of clock cycles loading serial data to the DAC8420. After all 16 bits have been clocked into the converter, the counter resets, and a load pulse is generated on Clock 17. In either circuit, the serial interface of the DAC8420 provides a simple, low cost method of isolating the digital control.



Figure 35. Opto-Isolated 3-Wire Interface



*Figure 36. Dual Programmable Window Comparator* 

### **DUAL WINDOW COMPARATOR**

Often a comparator is needed to signal an out-of-range warning. Combining the DAC8420 with a quad comparator such as the CMP04 provides a simple dual window comparator with adjustable trip points as shown in Figure 36. This circuit can be operated with either a dual supply or a single supply. For the A input channel, DAC B sets the low trip point, and DAC A sets the upper trip point. The CMP04 has open-collector outputs that are connected together in a wire-OR'ed configuration to generate an out-of-range signal. For example, when VINA goes below the trip point set by DAC B, Comparator C2 pulls the output down, turning on the red LED. The output can also be used as a logic signal for further processing.

### MC68HC11 MICROCONTROLLER INTERFACING

Figure 37 shows a serial interface between the DAC8420 and the MC68HC11 8-bit microcontroller. The SCK output of the port outputs the serial data to load into the SDI input of the DAC. The port lines (PD5, PC0, PC1, and PC2) provide the controls to the DAC as shown.



Figure 37. MC68HC11 Microcontroller Interface

For correct operation, the MC68HC11 should be configured such that its CPOL bit and CPHA bit are both set to 1. In this configuration, serial data on MOSI of the MC68HC11 is valid on the rising edge of the clock, which is the required timing for the DAC8420. Data is transmitted in 8-bit bytes (MSB first), with only eight rising clock edges occurring in the transmit cycle. To load data to the input register of the DAC8420, PC0 is taken low and held low during the entire loading cycle. The first eight bits are shifted in address first, immediately followed by another eight bits in the second least-significant byte to load the complete 16-bit word. At the end of the second byte load, PC0 is then taken high. To prevent an additional advancing of the internal shift register, SCK must already be asserted before PC0 is taken high. To transfer the contents of the input shift register to the DAC register, PD5 is then taken low, asserting the  $\overline{\mathrm{LD}}$  input of the DAC and completing the loading process. PD5 should return high before the next load cycle begins. The CLR input of the DAC8420 (controlled by the output PC1) provides an asynchronous clear function.

### DAC8420 TO M68HC11 INTERFACE ASSEMBLY PROGRAM

\* M68HC11 Register Definitions PORTC EQU \$1003 Port C control register \* "0,0,0,0;0,CLSEL,CLR,CS" DDRC EQU \$1007 Port C data direction PORTD EQU \$1008 Port D data register \* "0,0,LD,SCLK;SDI,0,0,0" DDRD EQU \$1009 Port D data direction SPCR EQU \$1028 SPI control register \* "SPIE,SPE,DWOM,MSTR;CPOL,CPHA,SPR1,SPR0" SPSR EQU \$1029 SPI status register \* "SPIF,WCOL,0,MODF;0,0,0,0" SPDR EQU \$102A SPI data register; Read-Buffer; Write-Shifter \* SDI RAM variables: SDI1 is encoded from 0 (Hex) to CF (Hex) \* To select: DAC A - Set SDI1 to \$0X DAC B - Set SDI1 to \$4X DAC C - Set SDI1 to \$8X DAC D - Set SDI1 to \$CX SDI2 is encoded from 00 (Hex) to FF (Hex) \* DAC requires two 8-bit loads - Address + 12 bits SDI1 EQU \$00 SDI packed byte 1 "A1,A0,0,0;MSB,DB10,DB9,DB8" SDI2 EQU \$01 SDI packed byte 2 "DB7,DB6,DB5,DB4;DB3,DB2,DB1,DB0" \* Main Program ORG \$C000 Start of user's RAM in EVB INIT LDS #\$CFFF Top of C page RAM \* Initialize Port C Outputs LDAA #\$07 0,0,0,0;0,1,1,1 \* CLSEL-Hi, CLR-Hi, CS-Hi \* To reset DAC to ZERO-SCALE, set CLSEL-Lo (\$03) \* To reset DAC to MID-SCALE, set CLSEL-Hi (\$07) STAA PORTC Initialize Port C Outputs LDAA #\$07 0,0,0,0;0,1,1,1 STAA DDRC CLSEL, CLR, and CS are now enabled as outputs \* Initialize Port D Outputs LDAA #\$30 0,0,1,1;0,0,0,0 \* LD-Hi,SCLK-Hi,SDI-Lo STAA PORTD Initialize Port D Outputs LDAA #\$38 0,0,1,1;1,0,0,0 STAA DDRD LD,SCLK, and SDI are now enabled as outputs

\* Initialize SPI Interface LDAA #\$5F STAA SPCR SPI is Master, CPHA=1, CPOL=1, Clk rate=E/32 \* Call update subroutine BSR UPDATE Xfer 2 8-bit words to DAC-8420 JMP \$E000 Restart BUFFALO \* Subroutine UPDATE UPDATE PSHX Save registers X, Y, and A PSHY PSHA \* Enter Contents of SDI1 Data Register (DAC# and 4 MSBs) LDAA #\$80 1,0,0,0;0,0,0,0 STAA SDI1 SDI1 is set to 80 (Hex) \* Enter Contents of SDI2 Data Register LDAA #\$00 0,0,0,0;0,0,0,0 STAA SDI2 SDI2 is set to 00 (Hex) LDX #SDI1 Stack pointer at 1st byte to send via SDI LDY #\$1000 Stack pointer at on-chip registers \* Clear DAC output to zero BCLR PORTC, Y \$02 Assert CLR BSET PORTC,Y \$02 Deassert CLR \* Get DAC ready for data input BCLR PORTC, Y \$01 Assert CS TFRLP LDAA 0,X Get a byte to transfer via SPI STAA SPDR Write SDI data reg to start xfer WAIT LDAA SPSR Loop to wait for SPIF BPL WAIT SPIF is the MSB of SPSR (when SPIF is set, SPSR is negated) INX Increment counter to next byte for xfer CPX #SDI2+ 1 Are we done yet ? BNE TFRLP If not, xfer the second byte \* Update DAC output with contents of DAC register BCLR PORTD,Y 520 Assert LD BSET PORTD,Y \$20 Latch DAC register BSET PORTC,Y \$01 De-assert CS PULA When done, restore registers X, Y & A PULY PULX RTS \*\* Return to Main Program \*\*

### **OUTLINE DIMENSIONS**



Rev. B | Page 22 of 24



CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 40. 16-Lead Ceramic Dual In-Line Package [CERDIP] (Q-16) Dimensions shown in inches and (millimeters)

#### **ORDERING GUIDE**

| Model Temperature Range      |                | Package Description                             | Package Option | INL <sup>1</sup> (±LSB) |
|------------------------------|----------------|-------------------------------------------------|----------------|-------------------------|
| DAC8420EP -40°C to +85°C     |                | 16-Lead Plastic Dual In-Line Package [PDIP]     | N-16           | 0.5                     |
| DAC8420EPZ <sup>2</sup>      | -40°C to +85°C | 16-Lead Plastic Dual In-Line Package [PDIP]     | N-16           | 0.5                     |
| DAC8420ES                    | –40°C to +85°C | 16-Lead Standard Small Outline Package [SOIC_W] | RW-16          | 0.5                     |
| DAC8420ES-REEL               | -40°C to +85°C | 16-Lead Standard Small Outline Package [SOIC_W] | RW-16          | 0.5                     |
| DAC8420ESZ <sup>2</sup>      | –40°C to +85°C | 16-Lead Standard Small Outline Package [SOIC_W] | RW-16          | 0.5                     |
| DAC8420ESZ-REEL <sup>2</sup> | –40°C to +85°C | 16-Lead Standard Small Outline Package [SOIC_W] | RW-16          | 0.5                     |
| DAC8420FP                    | –40°C to +85°C | 16-Lead Plastic Dual In-Line Package [PDIP]     | N-16           | 1.0                     |
| DAC8420FPZ <sup>2</sup>      | –40°C to +85°C | 16-Lead Plastic Dual In-Line Package [PDIP]     | N-16           | 1.0                     |
| DAC8420FQ                    | -40°C to +85°C | 16-Lead Ceramic Dual In-Line Package [CERDIP]   | Q-16           | 1.0                     |
| DAC8420FS                    | –40°C to +85°C | 16-Lead Standard Small Outline Package [SOIC_W] | RW-16          | 1.0                     |
| DAC8420FS-REEL               | -40°C to +85°C | 16-Lead Standard Small Outline Package [SOIC_W] | RW-16          | 1.0                     |
| DAC8420FSZ <sup>2</sup>      | –40°C to +85°C | 16-Lead Standard Small Outline Package [SOIC_W] | RW-16          | 1.0                     |
| DAC8420FSZ-REEL <sup>2</sup> | -40°C to +85°C | 16-Lead Standard Small Outline Package [SOIC_W] | RW-16          | 1.0                     |

<sup>1</sup> INL measured at VDD = +15 V and VSS = -15 V.

 $^{2}$  Z = RoHS Compliant Part.

# NOTES

©2007 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. C00275-0-5/07(B)



www.analog.com

Rev. B | Page 24 of 24

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Analog Devices Inc.:

DAC8420ESZ-REEL DAC8420FS DAC8420FPZ DAC8420ES DAC8420FSZ DAC8420FQ DAC8420ESZ DAC8420EPZ