

#### Is Now Part of



# ON Semiconductor®

To learn more about ON Semiconductor, please visit our website at <a href="https://www.onsemi.com">www.onsemi.com</a>

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA Class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, emplo



February 2007

# FAN7385 Dual-Channel High-Side Gate-Drive IC

#### **Features**

- Floating Channel for Bootstrap Operation to +600V
- Typically 350mA/650mA Sourcing/Sinking Current Driving Capability
- Extended Allowable Negative V<sub>S</sub> Swing to -9.8V for Signal Propagation at V<sub>DD</sub>=V<sub>BS</sub>=15V
- High-Side Output In-Phase of Input Signal
- V<sub>DD</sub> & V<sub>BS</sub> Supply Range from 10V to 20V
- 3.3V and 5V Input Logic Compatible
- Built-in Common Mode dv/dt Noise Canceling Circuit
- Built-in UVLO Functions for Both Channels

## **Applications**

- Normal Half-Bridge and Full-Bridge Driver
- PDP Energy Recovery Switch Control Driver
- Switching Mode Power Supply

## **Description**

The FAN7385 is a monolithic high side gate drive IC designed for high voltage, high speed driving MOSFETs and IGBTs operating up to +600V.

Fairchild's high-voltage process and common-mode noise canceling technique provide stable operation of high-side drivers under high-dv/dt noise circumstances.

An advanced level-shift circuit allows high-side gate driver operation up to  $V_S = -9.8V$  (typical) for  $V_{BS} = 15V$ .

The UVLO circuits prevent malfunction when  $V_{BS1}$  and  $V_{BS2}$  are lower than the specified threshold voltage.

Output drivers typically source/sink 350mA/650mA, respectively, which is suitable for dual high-side switches and half-bridge inverters.

14-SOP



## **Ordering Information**

| Part Number              | Package | Pb-Free | Operating Temperature Range | Packing Method |
|--------------------------|---------|---------|-----------------------------|----------------|
| FAN7385M <sup>(1)</sup>  | 14-SOP  | Yes     | -40°C ~ 125°C               | Tube           |
| FAN7385MX <sup>(1)</sup> | 14-301  | 162     | -40 C ~ 125 C               | Tape & Reel    |

#### Note:

1. These devices passed wave soldering test by JESD22A-111.

## **Typical Application Diagrams**



Figure 1. Floated Bidirectional Switch Control for PDP application



Figure 2. Full-Bridge Power Supply Application



Figure 3. Half-Bridge LCC Resonant Converter Application

## **Internal Block Diagram**



Figure 4. Functional Block Diagram

# **Pin Configuration**



Figure 5. Pin Configuration (Top View)

## **Pin Definitions**

| Pin # | Name            | Description                      |  |
|-------|-----------------|----------------------------------|--|
| 1     | V <sub>DD</sub> | Power supply                     |  |
| 2     | NC              | Not connection                   |  |
| 3     | IN1             | Channel 1 control input          |  |
| 4     | NC              | Not connection                   |  |
| 5     | IN2             | Channel 2 control input          |  |
| 6     | NC              | Not connection                   |  |
| 7     | GND             | Ground                           |  |
| 8     | V <sub>S2</sub> | Channel 2 floating supply return |  |
| 9     | HO2             | Channel 2 output                 |  |
| 10    | V <sub>B2</sub> | Channel 2 floating supply        |  |
| 11    | NC              | Not connection                   |  |
| 12    | V <sub>S1</sub> | Channel 1 floating supply return |  |
| 13    | HO1             | Channel 1 output                 |  |
| 14    | V <sub>B1</sub> | Channel 1 floating supply        |  |

## **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.  $T_A=25^{\circ}C$ , unless otherwise specified.

| Symbol                              | Parameter                                                           | Min.                | Max.                 | Unit |
|-------------------------------------|---------------------------------------------------------------------|---------------------|----------------------|------|
| Vs                                  | High-side offset voltage V <sub>S1</sub> ,V <sub>S2</sub>           | V <sub>B</sub> -25  | V <sub>B</sub> +0.3  | V    |
| V <sub>B</sub>                      | High-side floating supply voltage V <sub>B1</sub> ,V <sub>B2</sub>  | -0.3                | 625                  | V    |
| V <sub>HO</sub>                     | High-side floating output voltage H <sub>O1</sub> , H <sub>O2</sub> | V <sub>S</sub> -0.3 | V <sub>B</sub> +0.3  | V    |
| V <sub>DD</sub>                     | Low-side and logic-fixed supply voltage                             | -0.3                | 25                   | V    |
| V <sub>IN</sub>                     | Logic input voltage (IN1, IN2)                                      | -0.3                | V <sub>DD</sub> +0.3 | V    |
| GND                                 | Logic ground                                                        | V <sub>DD</sub> -25 | V <sub>DD</sub> +0.3 | V    |
| dV <sub>S</sub> /dt                 | Allowable offset voltage slew rate                                  |                     | 50                   | V/ns |
| P <sub>D</sub> <sup>(2)(3)(4)</sup> | Power dissipation                                                   |                     | 1.0                  | W    |
| $\theta_{JA}$                       | Thermal resistance, junction-to-ambient                             |                     | 110                  | °C/W |
| T <sub>J</sub>                      | Junction temperature                                                |                     | 150                  | °C   |
| T <sub>S</sub>                      | Storage temperature                                                 |                     | 150                  | °C   |

#### Notes:

- 2. Mounted on 76.2 x 114.3 x 1.6mm PCB (FR-4 glass epoxy material).
- 3. Refer to the following standards:
  - JESD51-2: Integral circuits thermal test method environmental conditions natural convection JESD51-3: Low effective thermal conductivity test board for leaded surface mount packages
- 4. Do not exceed P<sub>D</sub> under any circumstances.

## **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings.

| Symbol          | Parameter                                | Condition | Min.               | Max.               | Unit |
|-----------------|------------------------------------------|-----------|--------------------|--------------------|------|
| V <sub>B</sub>  | High-side floating supply voltage        |           | V <sub>S</sub> +10 | V <sub>S</sub> +20 | V    |
| Vs              | High-side floating supply offset voltage |           | 6-V <sub>DD</sub>  | 600                | V    |
| V <sub>DD</sub> | Supply voltage                           |           | 10                 | 20                 | V    |
| V <sub>HO</sub> | High-side (HO1, HO2) output voltage      |           | Vs                 | V <sub>B</sub>     | V    |
| V <sub>IN</sub> | Logic input voltage (IN1, IN2)           |           | GND                | $V_{DD}$           | V    |
| T <sub>A</sub>  | Ambient temperature                      |           | -40                | 125                | °C   |

### **Electrical Characteristics**

 $V_{BIAS}$  ( $V_{DD}$ ,  $V_{BS1}$ ,  $V_{BS2}$ ) = 15.0V,  $T_A$  = 25°C, unless otherwise specified. The  $V_{IN}$  and  $I_{IN}$  parameters are referenced to GND. The  $V_O$  and  $I_O$  parameters are referenced to  $V_{S1}$  and  $V_{S2}$  and are applicable to the respective outputs HO1 and HO2.

| Symbol              | Characteristics                                                                           | Condition                                             | Min. | Тур. | Max. | Unit |
|---------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------|------|------|------|------|
| SUPPLY (            | CURRENT SECTION                                                                           |                                                       |      |      |      |      |
| $I_{QDD}$           | Quiescent V <sub>DD</sub> supply current                                                  | V <sub>IN1</sub> =V <sub>IN2</sub> =0V or 5V          |      | 28   | 50   | μА   |
| I <sub>PDD</sub>    | Operating V <sub>DD</sub> supply current                                                  | f <sub>IN1</sub> =f <sub>IN2</sub> =10kHz, rms value  |      | 35   | 70   | μΑ   |
| BOOTST              | RAPPED POWER SUPPLY SECTION                                                               |                                                       | · ·  |      |      |      |
| V <sub>BSUV+</sub>  | V <sub>BS1</sub> and V <sub>BS2</sub> supply under-voltage positive going threshold       | V <sub>BS1</sub> =V <sub>BS2</sub> =Sweep             | 8.2  | 9.1  | 10.2 | V    |
| V <sub>BSUV</sub> - | V <sub>BS1</sub> and V <sub>BS2</sub> supply under-voltage negative going threshold       | V <sub>BS1</sub> =V <sub>BS2</sub> =Sweep             | 7.6  | 8.5  | 9.6  | V    |
| V <sub>BSHYS</sub>  | V <sub>BS1</sub> and V <sub>BS2</sub> supply under-voltage lockout hysteresis             | V <sub>BS1</sub> =V <sub>BS2</sub> =Sweep             |      | 0.6  |      | V    |
| I <sub>LK</sub>     | Offset supply leakage current                                                             | V <sub>B</sub> =V <sub>S</sub> =600V                  |      |      | 10   | μΑ   |
| I <sub>QBS1,2</sub> | Quiescent V <sub>BS1</sub> and V <sub>BS2</sub> supply current                            | V <sub>IN1</sub> =0V or 5V                            |      | 50   | 85   | μΑ   |
| I <sub>PBS1,2</sub> | Operating V <sub>BS1</sub> and V <sub>BS2</sub> supply current                            | f <sub>IN1</sub> =10kHz, rms value                    |      | 220  | 300  | μΑ   |
| GATE DR             | IVER OUTPUT SECTION                                                                       |                                                       | •    |      |      |      |
| V <sub>OH</sub>     | High-level output voltage, V <sub>BIAS</sub> -V <sub>O</sub>                              | I <sub>O</sub> =0mA (No Load)                         |      |      | 30   | mV   |
| V <sub>OL</sub>     | Low-level output voltage, V <sub>O</sub>                                                  | I <sub>O</sub> =0mA (No Load)                         |      |      | 30   | mV   |
| I <sub>O+</sub>     | Output HIGH short-circuit pulse current                                                   | V <sub>O</sub> =0V, V <sub>IN</sub> =5V with PW<10µs  | 250  | 350  |      | mΑ   |
| I <sub>O-</sub>     | Output LOW short-circuit pulsed current                                                   | V <sub>O</sub> =15V, V <sub>IN</sub> =0V with PW<10μs | 500  | 650  |      | mΑ   |
| V <sub>S</sub>      | Allowable negative V <sub>S</sub> pin voltage for IN signal propagation to H <sub>O</sub> |                                                       |      | -9.8 | -7.0 | V    |
| LOGIC IN            | PUT SECTION (IN1 AND IN2)                                                                 |                                                       | •    |      |      |      |
| V <sub>IH</sub>     | Logic "1" input voltage                                                                   |                                                       | 2.5  |      |      | V    |
| V <sub>IL</sub>     | Logic "0" input voltage                                                                   |                                                       |      |      | 1.3  | V    |
| I <sub>IN+</sub>    | Logic "1" input bias current                                                              | V <sub>IN</sub> =5V                                   |      | 10   | 20   | μΑ   |
| I <sub>IN-</sub>    | Logic "0" input bias current                                                              | V <sub>IN</sub> =0V                                   |      |      | 2.0  | μΑ   |
| R <sub>IN</sub>     | Input pull-down resistance                                                                |                                                       | 400  | 500  | 600  | ΚΩ   |

## **Dynamic Electrical Characteristics**

 $T_{A}=25^{\circ}C,\ V_{BIAS}\ (V_{DD},\ V_{BS1},\ V_{BS2})=15.0V,\ V_{S1}=V_{S2}=GND,\ C_{Load}=1000pF\ unless\ otherwise\ specified.$ 

| Symbol           | Parameter                                     | Conditions                                | Min. | Тур. | Max. | Unit |
|------------------|-----------------------------------------------|-------------------------------------------|------|------|------|------|
| t <sub>on</sub>  | Turn-on propagation delay                     | V <sub>S</sub> =0V                        |      | 110  | 180  | ns   |
| t <sub>off</sub> | Turn-off propagation delay                    | V <sub>S</sub> =0V or 600V <sup>(5)</sup> |      | 110  | 180  | ns   |
| t <sub>r</sub>   | Turn-on rise time                             |                                           |      | 50   | 90   | ns   |
| t <sub>f</sub>   | Turn-off fall time                            |                                           |      | 30   | 70   | ns   |
| MT               | Delay matching, Channel 1 & 2 turn-<br>on/off |                                           |      | 0    |      | ns   |

## Notes:

5. This parameter guaranteed by design.

## **Typical Characteristics**



Figure 6. V<sub>BS</sub> UVLO (+) vs. Temperature



Figure 7.  $V_{BS}$  UVLO (-) vs. Temperature



Figure 8.  $V_{BS}$  UVLO Hysteresis vs. Temperature



Figure 9.  $V_{DD}$  Quiescent Current vs. Temperature



Figure 10. V<sub>BS</sub> Quiescent Current vs. Temperature



Figure 11.  $V_{DD}$  Operating Current vs. Temperature



Figure 12.  $V_{BS}$  Operating Current vs. Temperature



Figure 13. Logic High Input Current vs. Temperature



Figure 14. Logic Low Input Current vs. Temperature



Figure 15. Logic Input High Voltage vs. Temperature



Figure 16. Logic Input Low Voltage vs. Temperature



Figure 17. Logic Input Resistance vs. Temperature



Figure 18. Rising Time vs. Temperature



Figure 19. Falling Time vs. Temperature



Figure 20. Turn-On Delay Time vs. Temperature



Figure 21. Turn-Off Delay Time vs. Temperature



Figure 22. Delay Matching Time vs. Temperature



Figure 23. Allowable Negative  $V_{\rm S}$  Voltage for Signal Propagation to High Side vs. Temperature



Figure 24. Output High Short-Circuit Pulse Current vs. Temperature



Figure 25. Output Low Short-Circuit Pulse Current vs. Temperature



Figure 26. V<sub>DD</sub> Quiescent Current vs. Supply Voltage



Figure 27. V<sub>DD</sub> Operating Current vs. Supply Voltage



Figure 28. V<sub>BS</sub> Operating Current vs. Supply Voltage



Figure 29. Rising Time vs. Supply Voltage



Figure 30. Falling Time vs. Supply Voltage



Figure 31. Turn-On Delay Time vs. Supply Voltage



Figure 32. Turn-Off Delay Time vs. Supply Voltage



Figure 33. Output Source Current vs. Supply Voltage



Figure 34. Output Sink Current vs. Supply Voltage



Figure 35. Allowable Negative  $V_S$  Voltage for Signal Propagation to High Side vs. Supply Voltage

## **Switching Time Definitions**



Figure 36. Switching Time Test Circuit



Figure 37. Input / Output Waveforms

## **Typical Application Information**

#### 1. Under-Voltage Lockout (UVLO)

The FAN7385 has an under-voltage lockout (UVLO) protection circuit to prevent malfunction when  $V_{BS1}$  and  $V_{BS2}$  are lower than the specified threshold voltage. The UVLO circuit monitors the bootstrap capacitor voltages ( $V_{BS1}$ ,  $V_{BS2}$ ) independently.

#### 2. Layout Consideration

For optimum performance, considerations must be given during printed circuit board (PCB) layout.

#### 2.1 Supply Capacitors

If the output stages are able to quickly turn on a switching device with a high current value, the supply capacitors must be placed as close as possible to the device pins ( $V_{DD}$  and GND for the ground-tied supply,  $V_{B}$  and  $V_{S}$  for the floating supply) to minimize parasitic inductance and resistance.

#### 2.2 Gate Drive Loop

Current loops behave like antennae, able to receive and transmit noise. To reduce the noise coupling/emission and improve the power switch turn-on and off performances, gate drive loops must be reduced as much as possible.

#### 2.3 Ground Plane

To minimize noise coupling, avoid placing the ground plane under or near the high-voltage floating side.

## **Package Dimensions**

### 14-SOP

Dimensions are in millimeters unless otherwise noted.



Figure 38. 14-Lead Small Outline Package (SOP)





#### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

 $\mathsf{TinyLogic}^{\mathbb{8}}$ **ACEx**® HiSeC™ PowerTrench® TINYOPTO™ Across the board. Around the world.™ Programmable Active Droop™ i-Lo™ ActiveArrav™ **QFET** TinvPower™ ImpliedDisconnect™ QS™ Bottomless™ IntelliMAX™ TinyWire™ QT Optoelectronics™ TruTranslation™ Build it Now™ ISOPLANAR™ Quiet Series™ μSerDes™ CoolFET™ MICROCOUPLER™  $CROSSVOLT^{\text{TM}}$ RapidConfigure™ UHC® MicroPak™ CTL™ UniFET™ MICROWIRE™ RapidConnect™ Current Transfer Logic™ ScalarPump™ VCX™  $MSX^{TM}$ DOME™ SMART START™ Wire™  $MSXPro^{TM}$ E<sup>2</sup>CMOS<sup>TM</sup> SPM®  $OCX^{TM}$ EcoSPARK® SuperFET™  $OCXPro^{TM}$ 

EnSigna™ OPTOLOGIC® SuperSOT™-3
FACT Quiet Series™ OPTOPLANAR® SuperSOT™-6
FACT® PACMAN™ SuperSOT™-8
FAST® POP™ TCM™

FASTr<sup>TM</sup> Power220<sup>®</sup> The Power Franchise<sup>®</sup>

FPS™ Power247® 
FRFET® PowerEdge™ TinyBoost™
GlobalOptoisolator™ PowerSaver™ TinyBuck™

GTO™

#### **DISCLAIMER**

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

#### As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### PRODUCT STATUS DEFINITIONS

#### **Definition of Terms**

| Datasheet Identification | Product Status         | Definition                                                                                                                                                                                               |
|--------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |
| Preliminary              | First Production       | This datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed | Full Production        | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design.                                                   |
| Obsolete                 | Not In Production      | This datasheet contains specifications on a product that has been discontinued by Fairchild Semiconductor. The datasheet is printed for reference information only.                                      |

Rev. I23

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

FAN7385MX FAN7385M