October 2000

# FDN302P

SEMICONDUCTOR IM

## P-Channel 2.5V Specified PowerTrench<sup>®</sup> MOSFET

#### **General Description**

This P-Channel 2.5V specified MOSFET uses a rugged gate version of Fairchild's advanced PowerTrench process. It has been optimized for power management applications with a wide range of gate drive voltage (2.5V - 12V).

## Applications

- Power management
- Load switch
- Battery protection

### Features

- -20 V, -2.4 A.  $R_{DS(ON)} = 0.055 \ \Omega \ @ V_{GS} = -4.5 \ V$  $R_{DS(ON)} = 0.080 \ \Omega \ @ V_{GS} = -2.5 \ V$
- Fast switching speed
- High performance trench technology for extremely low  $R_{\text{DS}(\text{ON})}$
- SuperSOT<sup>™</sup> -3 provides low R<sub>DS(ON)</sub> and 30% higher power handling capability than SOT23 in the same footprint





## Absolute Maximum Ratings T.=25°C unless otherwise noted

| Symbol                            | Parameter                                        |           | Ratings     | Units |
|-----------------------------------|--------------------------------------------------|-----------|-------------|-------|
| V <sub>DSS</sub>                  | Drain-Source Voltage                             |           | -20         | V     |
| V <sub>GSS</sub>                  | Gate-Source Voltage                              |           | ±12         | V     |
| I <sub>D</sub>                    | Drain Current – Continuous                       | (Note 1a) | -2.4        | A     |
|                                   | – Pulsed                                         |           | -10         |       |
| PD                                | Maximum Power Dissipation                        | (Note 1a) | 0.5         | W     |
|                                   |                                                  | (Note 1b) | 0.46        |       |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range |           | -55 to +150 | °C    |

## **Thermal Characteristics**

| $R_{\theta JA}$                              | Thermal Resistance, Junction-to-Ambient | (Note 1a) | 250 | °C/W |
|----------------------------------------------|-----------------------------------------|-----------|-----|------|
| $R_{	ext{	ext{	ext{	ext{	ext{	ext{	ext{	ext$ | Thermal Resistance, Junction-to-Case    | (Note 1)  | 75  | °C/W |

## Package Marking and Ordering Information

| Device Marking | Device  | Reel Size | Tape width | Quantity   |
|----------------|---------|-----------|------------|------------|
| 302            | FDN302P | 7"        | 8mm        | 3000 units |

©2000 Fairchild Semiconductor Corporation

FDN302P

| Symbol                                      | Parameter                                         | Test Conditions                                                 | Min  | Тур            | Max            | Units |
|---------------------------------------------|---------------------------------------------------|-----------------------------------------------------------------|------|----------------|----------------|-------|
| Off Char                                    | acteristics                                       |                                                                 |      |                |                |       |
| BV <sub>DSS</sub>                           | Drain–Source Breakdown Voltage                    | $V_{GS} = 0 V, I_D = -250 \mu A$                                | -20  |                |                | V     |
| <u>ΔBV<sub>DSS</sub></u><br>ΔT <sub>J</sub> | Breakdown Voltage Temperature<br>Coefficient      | $I_D = -250 \ \mu\text{A}$ , Referenced to $25^{\circ}\text{C}$ |      | -12            |                | mV/°C |
| I <sub>DSS</sub>                            | Zero Gate Voltage Drain Current                   | $V_{DS} = -16 \text{ V},  V_{GS} = 0 \text{ V}$                 |      |                | -1             | μA    |
| GSSF                                        | Gate-Body Leakage, Forward                        | $V_{GS} = 12 \text{ V}, \qquad V_{DS} = 0 \text{ V}$            |      |                | 100            | nA    |
| GSSR                                        | Gate–Body Leakage, Reverse                        | $V_{GS} = -12 \text{ V} \qquad V_{DS} = 0 \text{ V}$            |      |                | -100           | nA    |
| On Char                                     | acteristics (Note 2)                              | •                                                               | •    | •              | •              |       |
| V <sub>GS(th)</sub>                         | Gate Threshold Voltage                            | $V_{DS} = V_{GS}, I_D = -250 \ \mu A$                           | -0.6 | -1.0           | -1.5           | V     |
| $\frac{\Delta V_{GS(th)}}{\Delta T_J}$      | Gate Threshold Voltage<br>Temperature Coefficient | $I_{\text{D}}$ = –250 $\mu\text{A},$ Referenced to 25°C         |      | 3              |                | mV/°C |
| R <sub>DS(on)</sub>                         | Static Drain–Source<br>On–Resistance              |                                                                 |      | 44<br>64<br>58 | 55<br>80<br>84 | mΩ    |
| D(on)                                       | On–State Drain Current                            | $V_{GS} = -4.5 \text{ V}, \qquad V_{DS} = -5 \text{ V}$         | -10  |                |                | Α     |
| <b>g</b> fs                                 | Forward Transconductance                          | $V_{DS} = -5 V$ , $I_D = -2.4 A$                                |      | 10             |                | S     |
| Dynamic                                     | c Characteristics                                 |                                                                 |      |                |                |       |
| C <sub>iss</sub>                            | Input Capacitance                                 | $V_{DS} = -10 \text{ V},  V_{GS} = 0 \text{ V},$                |      | 882            |                | pF    |
| C <sub>oss</sub>                            | Output Capacitance                                | f = 1.0 MHz                                                     |      | 211            |                | pF    |
| Crss                                        | Reverse Transfer Capacitance                      | ]                                                               |      | 112            |                | pF    |
| Switchin                                    | ng Characteristics (Note 2)                       |                                                                 |      |                |                |       |
| d(on)                                       | Turn–On Delay Time                                |                                                                 |      | 13             | 23             | ns    |
| t <sub>r</sub>                              | Turn–On Rise Time                                 |                                                                 |      | 11             | 20             | ns    |
| t <sub>d(off)</sub>                         | Turn–Off Delay Time                               | 1                                                               |      | 25             | 40             | ns    |
| t <sub>f</sub>                              | Turn–Off Fall Time                                | ]                                                               |      | 15             | 27             | ns    |
| Qg                                          | Total Gate Charge                                 | $V_{DS} = -10 \text{ V}, \qquad I_D = -2.4 \text{ A},$          |      | 9              | 14             | nC    |
| Q <sub>gs</sub>                             | Gate-Source Charge                                | $V_{GS} = -4.5 V$                                               |      | 2              |                | nC    |
| Q <sub>gd</sub>                             | Gate–Drain Charge                                 | ]                                                               |      | 3              |                | nC    |
| Drain-Se                                    | ource Diode Characteristics                       | and Maximum Ratings                                             |      |                |                |       |
| ls                                          | Maximum Continuous Drain-Source                   |                                                                 |      |                | -0.42          | Α     |
| V <sub>SD</sub>                             | Drain–Source Diode Forward<br>Voltage             | $V_{GS} = 0 V, I_S = -0.42$ (Note 2)                            |      | -0.7           | -1.2           | V     |

1. R<sub>0JA</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins.  $R_{\theta JC}$  is guaranteed by design while  $R_{\theta CA}$  is determined by the user's board design.

Î

Ĵ,

a) 250°C/W when mounted on a 0.02 in² pad of 2 oz. copper.

b) 270°C/W when mounted on a minimum pad.

6 Scale 1 : 1 on letter size paper

୶

2. Pulse Test: Pulse Width  $\leq 300~\mu s,~\text{Duty}~\text{Cycle} \leq 2.0\%$ 



# FDN302P



FDN302P

#### TRADEMARKS

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

ACEx™ Bottomless™ CoolFET™ CROSSVOLT™ DOME™ E<sup>2</sup>CMOS<sup>™</sup> EnSigna™ FACT™ FACT Quiet Series™ **FAST<sup>®</sup>** 

FASTr™ GlobalOptoisolator™ GTO™ HiSeC™ **ISOPLANAR™** MICROWIRE™ **OPTOLOGIC**<sup>™</sup> OPTOPLANAR™ POP™ PowerTrench<sup>®</sup>

QFET™ QS™ QT Optoelectronics<sup>™</sup> Quiet Series™ SuperSOT™-3 SuperSOT™-6 SuperSOT<sup>™</sup>-8 SyncFET™ TinyLogic™ UHC™

VCX™

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.

2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### PRODUCT STATUS DEFINITIONS

**Definition of Terms** 

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                                        |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or<br>In Design | This datasheet contains the design specifications for<br>product development. Specifications may change in<br>any manner without notice.                                                                                          |
| Preliminary              | First Production          | This datasheet contains preliminary data, and<br>supplementary data will be published at a later date.<br>Fairchild Semiconductor reserves the right to make<br>changes at any time without notice in order to improve<br>design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild<br>Semiconductor reserves the right to make changes at<br>any time without notice in order to improve design.                                                             |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product<br>that has been discontinued by Fairchild semiconductor.<br>The datasheet is printed for reference information only.                                                         |
|                          | •                         | Rev. F1                                                                                                                                                                                                                           |

## **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Fairchild Semiconductor: