# High current PROFET ${ }^{\text {TM }}$ 

## BTS50050-1EGA

Smart High-Side Power Switch
One Channel, $5 \mathrm{~m} \Omega$

## Datasheet

High current PROFET ${ }^{\text {TM }}$
V1.1, 2011-08-16
1 Overview ..... 3
2 Block Diagram and Terms ..... 5
2.1 Block Diagram ..... 5
2.2 Terms ..... 5
3 Pin Configuration ..... 6
3.1 Pin Assignment BTS50050-1EGA ..... 6
3.2 Pin Definitions and Functions ..... 6
4 General Product Characteristics ..... 7
4.1 Absolute Maximum Ratings ..... 7
4.2 Functional Range ..... 8
4.3 Thermal Resistance ..... 9
4.4 Package ..... 9
5 Power Stages ..... 10
5.1 Input Circuit ..... 10
5.2 Output On-State Resistance ..... 10
5.3 Output Timing ..... 10
$5.4 \quad$ Switching losses for resistive loads ..... 11
$5.5 \quad$ Output Inductive Clamp ..... 12
5.6 Inverse Operation Capability ..... 14
5.7 Undervoltage shutdown and restart ..... 15
5.8 Electrical Characteristics: Power Stages ..... 16
6 Protection Functions ..... 18
6.1 Short Circuit Protection ..... 18
6.2 Short Circuit Impedance ..... 18
6.3 Over Temperature Protection ..... 19
6.4 Infineon® INTELLIGENT LATCH - fault acknowledge and latch reset ..... 19
6.5 Reverse Polarity Protection - ReverSave ${ }^{T M}$ ..... 20
6.6 ESD Protection ..... 21
6.7 Loss of Ground Protection ..... 21
6.8 Loss of Load Protection, Loss of Vbb Protection ..... 21
6.9 Electrical Characteristics: Protection Functions ..... 22
7 Diagnostic Functions ..... 23
7.1 Diagnosis Enable ..... 23
7.2 Diagnosis during ON ..... 24
7.3 Diagnosis during OFF ..... 26
7.4 Diagnosis Disable ..... 27
7.5 Electrical Characteristics: Diagnostic Functions ..... 28
8 Application schematic ..... 30
8.1 Hints for PCB layout ..... 30
8.2 Further Application Information ..... 30
$9 \quad$ Package Outlines ..... 31
10 Revision History ..... 32

Smart High-Side Power Switch One Channel, $5 \mathrm{~m} \Omega$

BTS50050-1EGA


## 1 Overview

## Features

- Part of scalable product family
- 3.3 and 5 V compatible, ground referenced CMOS compatible inputs
- Optimized electromagnetic compatibility (EMC)
- Very low standby current
- Stable behavior at under-voltage
- Secure load turn-off while device ground disconnected
- ReverSave ${ }^{\text {TM }}$ - Reverse battery protection without external components
- Inverse load current capability
- Infineon ${ }^{\circledR}$ INTELLIGENT LATCH
- Green Product (RoHS compliant)
- AEC qualified

| Extended operating voltage range | $V_{\mathrm{bb}(\mathrm{ext})}$ | $6 \ldots 28 \mathrm{~V}$ |
| :--- | :--- | :--- |
| Minimum power stage over-voltage protection | $V_{\mathrm{DS}(\mathrm{CL})}$ | 42 V |
| Typical on-state resistance at $T_{\mathrm{j}}=25^{\circ} \mathrm{C}$ | $R_{\mathrm{DS}(\mathrm{ON})}$ | $5 \mathrm{~m} \Omega$ |
| Maximum on-state resistance at $T_{\mathrm{j}}=150^{\circ} \mathrm{C}$ | $R_{\mathrm{DS}(\mathrm{ON})}$ | $10 \mathrm{~m} \Omega$ |
| Typical nominal load current | $I_{\mathrm{L}(\text { nom })}$ | 16 A |
| Minimum short circuit shutdown Threshold (SCT) | $I_{\mathrm{L}(\mathrm{SC}) \text { high }}$ | 100 A |
| Maximum stand-by current for whole device with load for $T_{\mathrm{j}} \leq 85^{\circ} \mathrm{C}$ | $I_{\mathrm{bb}(\mathrm{OFF})}$ | $10 \mu \mathrm{~A}$ |

## Description

The BTS50050-1EGA is a single channel high-side power switch in PG-DSO-12-16 package providing embedded protective functions including ReverSave ${ }^{T M}$ and Infineon ${ }^{\circledR}$ INTELLIGENT LATCH.
The power transistor is built by a N-channel vertical power MOSFET with charge pump. The design is based on Smart power chip on chip technology.
The BTS50050-1EGA has ground referenced CMOS compatible inputs.
ReverSave ${ }^{T M}$ is a protection feature that causes the power transistor to switch on in case of reverse polarity. As a result, the power dissipation is reduced.
Infineon ${ }^{\circledR}$ INTELLIGENT LATCH ensures a latched switch-off and reporting in case of fault condition.
The Infineon ${ }^{\circledR}$ ENHANCED SENSE pin IS provides a sophisticated diagnostic feedback signal including current sense functionality, open load in ON-state (via sense signal) and open load and short to battery in OFF-state. Diagnostic reporting can be enabled and disabled by the DEN-Pin in ON-state and OFF-state. In OFF-state, open load detection can also be disabled by the DEN-Pin to optimize stand-by current.

| Type | Package | Marking |
| :--- | :--- | :--- |
| BTS50050-1EGA | PG-DSO-12-16 | BTS 50050A |

## Protective Functions

- Short circuit protection with latch
- Thermal shutdown with latch
- Infineon ${ }^{\circledR}$ INTELLIGENT LATCH - reset able latch resulting from protective switch-off
- ReverSave ${ }^{T M}$ - Reverse battery protection by self turn on of power MOSFET
- Inverse load current capability - Inverse operation function
- Under voltage shutdown with restart
- Over voltage protection (including load dump)
- Loss of ground protection
- Loss of $V_{b b}$ protection (with external diode for charged inductive loads)
- Electrostatic discharge protection (ESD)


## Diagnostic Functions

- Enable function for diagnosis and reporting
- Provides capability for muliplexing of the reporting signal from multiple devices by DEN pin.

In ON-state:

- Provides analog sense signal of load current in normal operation mode
- Provides defined fault current signal in case of overload, over temperature and short circuit to ground
- Open load detection in ON-state by load current sense

In OFF-State:

- Open load and short to battery detection


## Applications

- $\mu \mathrm{C}$ compatible high-side power switch with diagnostic feedback for 12 V system grounded loads
- All types of resistive, inductive and capacitive loads
- Most suitable for loads with high inrush currents, such as glow plugs, PTC heaters, or lamps
- Replaces electromechanical relays, fuses and discrete circuits

Smart High-Side Power Switch BTS50050-1EGA

Block Diagram and Terms

## 2 Block Diagram and Terms

### 2.1 Block Diagram



Figure 1 Block Diagram
2.2 Terms


Figure 2 Terms

## 3 Pin Configuration

### 3.1 Pin Assignment BTS50050-1EGA



Figure 3 Pin Configuration

### 3.2 Pin Definitions and Functions

| Pin | Symbol | I/O | Function |
| :--- | :--- | :--- | :--- |
| 1 | GND | - | Ground connection for control chip |
| 2 | IN | I | Input: activates power switch. Has an internal pull down resistor. |
| 3 | IS | O | Sense Output: With diagnosis enabled, provides a sense current proportional to the <br> load current during normal operation. During open load in ON provides no current. <br> Provides a defined fault current in case of overload, over temperature or short circuit <br> during ON or open load or short to battery during OFF (see Table 1 "Truth Table" on <br> Page 24) |
| 4 | DEN | I | Diagnosis ENable: with high level enables diagnosis reporting and open load / short to <br> battery detection in OFF. Resets a protective, latched switch-off by falling edge <br> acknowledgement. Has an internal pull down resistor. |
| $5,6,7$, | NC | - | Not connected. For recommendation on handling the NC pins, please see Chapter 8.1. |
| 12 | OUT | O | Output: output to the load; pins 8 to 11 must be externally shorted together ${ }^{1)}$ |
| $8,9,10$, | OU |  |  |
| 11 | Veatslug | $\mathrm{V}_{\mathrm{bb}}$ | - |
| Supply Voltage: positive power supply for logic and output |  |  |  |

1) Not shorting all output pins will considerably increase the on-state resistance, reduce the peak current capability, the clamping capability and decrease the current sense accuracy.

Smart High-Side Power Switch BTS50050-1EGA

General Product Characteristics

## 4 General Product Characteristics

### 4.1 Absolute Maximum Ratings

Operation outside the parameters listed here may cause permanent damage to the device. Exposure to maximum rating conditions for extended periods may affect device reliability
Absolute Maximum Ratings ${ }^{1)}$
$\mathrm{Tj}=-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ (unless otherwise specified)

| Pos. | Parameter | Symbol | Limit Values |  | Unit | Conditions |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  |  |  | Min. | Max. |  |  |

## Supply Voltage

| 4.1 .1 | Supply voltage | $V_{\mathrm{bb}}$ | 0 | 42 | V |  |
| :--- | :--- | :--- | :---: | :---: | :--- | :--- |
| 4.1 .2 | Reverse polarity voltage | $-V_{\mathrm{bb}(\mathrm{rev})}$ | 0 | 16 | V | $T_{\mathrm{j}}=25^{\circ} \mathrm{C}^{2)}$ |
| 4.1 .3 | Supply voltage for short circuit protection <br> (single pulse) | $V_{\mathrm{bat}(\mathrm{SC})}$ | 0 | 28 | V | $3)$ |
| 4.1 .4 | Supply Voltage for Load Dump <br> protection | $V_{\mathrm{bb}(\mathrm{LD})}$ | - | 42 | V | $R_{\mathrm{l}}=2 \Omega^{4)}$, <br> $R_{\mathrm{L}}=1 \Omega$ |
| $t_{\mathrm{d}}=400 \mathrm{~ms}$ |  |  |  |  |  |  |
| $T_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  |  |  |  |  |  |

## Input Pins

| 4.1 .5 | Voltage at IN pin | $V_{\mathrm{IN}}$ | -0.3 | 6 | V | - |
| :--- | :--- | :--- | :---: | :---: | :--- | :--- |
| 4.1 .6 | Current through IN pin | $I_{\mathrm{IN}}$ | -2 | 2 | mA | ${ }^{2)}$ |
| 4.1 .7 | Voltage at DEN pin | $V_{\text {DEN }}$ | -0.3 | 6 | V | - |
| 4.1 .8 | Current through DEN pin | $I_{\text {DEN }}$ | -2 | 2 | mA | ${ }^{2)}$ |

## Output Pins

| 4.1 .9 | Voltage at sense pin | $V_{\text {IS }}$ | -0.3 | $V_{\text {ZIS }}$ | V | - |
| :--- | :--- | :--- | :---: | :---: | :--- | :--- |
| 4.1 .10 | Current through sense pin IS | $I_{\text {IS }}$ | $-10^{2) 5}$ | 10 | mA | - |

## Power Stages

| 4.1.11 | Load current ${ }^{6)}$ | $\left\|I_{L}\right\|$ | - | $I_{\text {L(SC) }}$ | A | - |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 4.1.12 | Inductive load switch-off energy (single pulse) | $E_{\text {AS }}$ |  | 200 | mJ | $\begin{aligned} & V_{\mathrm{bb}}=13.5 \mathrm{~V}^{7}, \\ & I_{\mathrm{L}(0)}=50 \mathrm{~A}, \\ & T_{\mathrm{j}(0)} \leq 150^{\circ} \mathrm{C} \\ & \hline \end{aligned}$ |
| 4.1.13 | Inductive load switch-off energy (repetitive pulses) | $E_{\text {AR }}$ | - | 100 | mJ | $\begin{aligned} & V_{\mathrm{bb}}=13.5 \mathrm{~V}^{7 / 8)}, \\ & I_{\mathrm{L}(0)}=20 \mathrm{~A}, \\ & T_{\mathrm{j}(0)} \leq 105^{\circ} \mathrm{C} \end{aligned}$ |

## Temperatures

| 4.1 .14 | Junction temperature | $T_{\mathrm{j}}$ | -40 | 150 | ${ }^{\circ} \mathrm{C}$ | - |
| :--- | :--- | :--- | :---: | :---: | :---: | :--- |
| 4.1 .15 | Dynamic temperature increase while <br> switching | $\Delta T_{\mathrm{j}}$ | - | 60 | K | - |
| 4.1 .16 | Storage temperature | $T_{\text {stg }}$ | -55 | 150 | ${ }^{\circ} \mathrm{C}$ | - |

## ESD Susceptibility

| 4.1 .17 | ESD susceptibility HBM | $V_{\text {ESD }}$ |  |  | kV | according to |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  | IN, DEN, IS, $\mathrm{V}_{\mathrm{bb}}$, OUT |  | -2 | 2 |  | EIA/JESD 22-A |
|  | $\mathrm{V}_{\mathrm{bb}}$ versus OUT |  | -4 | 4 |  | 114 B |

[^0]
## General Product Characteristics

3) Short circuit is defined as a combination of remaining resistances and inductances. See Figure 15.
4) $V_{\mathrm{bb}(\mathrm{LD})}$ is setup without the DUT connected to the generator per ISO $7637-1$ and DIN 40839. $\mathrm{R}_{\mathrm{I}}$ is the internal resistance of the Load Dump pulse generator
5) Valid at disabled diagnosis.
6) Over current threshold switch-off is a protection feature. Protection features are not designed for continuous repetitive operation.
7) See also Chapter 5.5 .
8) Resuls from simulation of temperature swing. Not subject to production test, specified by design.

Note: Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note: Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.

### 4.2 Functional Range

| Pos. | Parameter | Symbol | Limit Values |  | Unit | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. |  |  |
| Supply Voltage |  |  |  |  |  |  |
| 4.2.1 | Supply voltage range for normal operation | $V_{\mathrm{bb} \text { (nor) }}$ | 9 | 16 | V | - |
| 4.2 .2 | Extended supply voltage range for operation | $V_{\mathrm{bb}(\mathrm{ext})}$ | 6 | $28^{1)}$ | V | 2) |
| 4.2 .3 | Operating current $\begin{aligned} & V_{\mathrm{IN}}=0 \mathrm{~V}, V_{\mathrm{DS}}>V_{\mathrm{DS}(\mathrm{OL})} \\ & V_{\mathrm{IN}}=5 \mathrm{~V} \end{aligned}$ | $I_{\text {GND }}$ | - | $\begin{gathered} 4 \\ 24 \end{gathered}$ | mA | $\begin{aligned} & V_{\mathrm{DEN}}=5 \mathrm{~V}, \\ & V_{\text {IS }}<5.5 \mathrm{~V}, \\ & V_{\mathrm{bb}}=V_{\mathrm{bb}(\text { nor })} \end{aligned}$ |
| 4.2 .4 | Load current range for sense functionality ${ }^{1)}$ | $I_{\text {L(IS) }}$ | 1.5 | 59 | A | $\begin{aligned} & I_{\mathrm{IS}}-I_{\mathrm{IS}(\mathrm{LH})}>30 \mu \mathrm{~A}, \\ & I_{\mathrm{IS}(\mathrm{lim})}>I_{\mathrm{IS}}, \\ & V_{\mathrm{bb}}=V_{\mathrm{bb}(\mathrm{nor})}, \\ & V_{\mathrm{IN}}=V_{\mathrm{DEN}}=5 \mathrm{~V}, \\ & V_{\mathrm{blS}}>5 \mathrm{~V} \end{aligned}$ |
| 4.2.5 | Junction temperature | $T_{\mathrm{j}}$ | -40 | 150 | ${ }^{\circ} \mathrm{C}$ | $-$ |
| 1) Not subject to production test, specified by design |  |  |  |  |  |  |

Note: Within the functional or operating range, the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the Electrical Characteristics table.

Smart High-Side Power Switch BTS50050-1EGA

General Product Characteristics

### 4.3 Thermal Resistance

| Pos. | Parameter | Symbol | Limit Values |  |  | Unit | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. |  |  |
| 4.3 .1 | Junction to case ${ }^{1)}$ | $R_{\text {thjc }}$ | - | - | 1.3 | K/W | 2) |
| 4.3.2 | Control chip to case ${ }^{1)}$ | $R_{\text {thj(cc)c }}$ | - | 40 | - | K/W | 3) |
| 4.3.3 | Junction to ambient ${ }^{1)}$ device on $\mathrm{PCB}^{4}$ | $R_{\text {thja }}$ | - | 27 | - | K/W | - |

1) Not subject to production test, specified by design
2) Specified $R_{\text {thic }}$ value is simulated at natural convection on a cold plate setup. $T_{\mathrm{a}}=25^{\circ} \mathrm{C}$.
3) Specified $R_{\mathrm{thj}(\mathrm{cc}) \mathrm{c}}$ value is simulated at natural convection on a cold plate setup. $T_{\mathrm{a}}=25^{\circ} \mathrm{C}, I_{\mathrm{L}}=0 \mathrm{~A}$.
4) Specified $R_{\text {thia }}$ value and Figure 4 are according Jedec JESD51_7 at natural convection on FR4 2 s 2 p board. The BTS50050-1EGA was measured on a $76.2 \times 114.3 \times 1.6 \mathrm{~mm}$ board with 2 inner copper layers ( $2 \times 70 \mu \mathrm{~m} \mathrm{Cu}, 2 \times 35 \mu \mathrm{~m} \mathrm{Cu}$ ) applying power losses of 1.4 W at the channel. According to JESD51-5 a thermal via array under the exposed pad contacted the first inner copper layer. $T_{a}=25^{\circ} \mathrm{C}$.

Figure 4 shows the typical transient thermal impedance of BTS50050-1EGA.


Figure 4 Transient Thermal Impedance $Z_{\mathrm{th}(\mathrm{JA})}=\mathrm{f}\left(\mathrm{t}_{\mathrm{p}}\right)^{4)}$

### 4.4 Package

| Pos. | Parameter | Value | Test Conditions |
| :--- | :--- | :--- | :--- |
| 4.4 .1 | Jedec humidity category acc. J-STD-020-D | MSL3 | - |
| 4.4 .2 | Jedec classification temperature acc. J-STD-020-D | $260^{\circ} \mathrm{C}$ | - |

## 5 Power Stages

The power stage is built by a N -channel vertical power MOSFET (DMOS) with charge pump.

### 5.1 Input Circuit

Figure 5 shows the input circuit of the BTS50050-1EGA. The input resistor to ground ensures that the input signal is low in case of open input pin. The zener diode protects the input circuit against ESD pulses.


Inputemf
Figure 5 Input Circuit
A high signal at the input pin causes the DMOS to switch on.

### 5.2 Output On-State Resistance

The on-state resistance $R_{\mathrm{DS}(\mathrm{ON})}$ depends on the supply voltage $V_{\mathrm{bb}}$ and the junction temperature $T_{\mathrm{j}}$. Figure 6 shows these dependencies for the typical on-state resistance. The on-state resistance in reverse polarity mode is described in Chapter 6.5.


Figure 6 Typical On-State Resistance

### 5.3 Output Timing

The power stage is designed for high side configuration (Figure 9).

The power stage has a defined switching behavior. Defined slew rates as well as edge shaping support PWM'ing of the load while achieving lowest EMC emission at minimum switching losses.


Figure $7 \quad$ Switching a Load (resistive)

## $5.4 \quad$ Switching losses for resistive loads

Switching the device on and off may cause switching losses $E_{\text {ON }}$ and $E_{\text {OFF }}$. In case of a resistive load, the switching losses depend on the supply voltage $V_{\mathrm{bb}}$ as well as on the load current $I_{\mathrm{L}}$ and the junction temperature $T_{\mathrm{j}}$. Figure 8 shows this dependencies of the switching losses.


Figure $8 \quad$ Typical switching losses $E_{\text {ON }}$ and $E_{\text {OFF }}$

### 5.5 Output Inductive Clamp

When switching off inductive loads, the output voltage $V_{\text {OUT }}$ drops below ground potential due to the inductive properties of the load ( $\left.-\mathrm{d} i_{\mathrm{L}} / \mathrm{dt}=-v_{\mathrm{L}} / \mathrm{L} ;-V_{\text {OUT }} \cong-V_{\mathrm{L}}\right)$.


Figure 9 Output Clamp
To prevent destruction of the device, there is a voltage clamp mechanism implemented that keeps the voltage drop across the device at a certain level. At nominal battery voltage the output is clamped to $V_{\text {OUT(CL) }}$. At over voltages the output is clamped to $V_{\mathrm{DS}(\mathrm{CL})}$. See Figure 9 and Figure 10 for details. The maximum allowed load inductance is limited.



InductiveLoad.emf
Figure 10 Switching an Inductance

## Maximum Load Inductance

While de-energizing inductive loads, energy has to be dissipated in the BTS50050-1EGA. This energy can be calculated by the following equation:

$$
E=\left(V_{\mathrm{bb}}+\left|V_{\mathrm{OUT}(\mathrm{CL}) \mid}\right|\right) \cdot\left[\frac{-\left|V_{\mathrm{OUT}(\mathrm{CL})}\right|}{R_{\mathrm{L}}} \cdot \ln \left(1+\frac{R_{\mathrm{L}} \cdot I_{\mathrm{L}}}{\left|V_{\mathrm{OUT}(\mathrm{CL})}\right|}\right)+I_{\mathrm{L}}\right] \cdot \frac{L}{R_{\mathrm{L}}}
$$

In the event of de-energizing very low ohmic inductances $\left(R_{\mathrm{L}} \approx 0\right)$ the following, simplified equation can be used:

$$
E=\frac{1}{2} L I_{\mathrm{L}}^{2} \cdot \frac{\left|V_{\mathrm{DS}(\mathrm{CL})}\right|}{\left|V_{\mathrm{DS}(\mathrm{CL})}\right|-V_{\mathrm{bb}}}
$$

The energy, which is converted into heat, is limited by the thermal design of the component. See Figure 11 for the maximum allowed energy dissipation.


Figure 11 Maximum energy dissipation ${ }^{1{ }^{1}}{ }^{2)}$
Note: Clamping overrides all protection functionalities. In order to avoid device destruction resulting from inductive switch-off or over voltage the device has to be operated within the maximum ratings.

### 5.6 Inverse Operation Capability

The BTS50050-1EGA can be operated in inverse load current condition ( $+V_{\text {OUT }}>+V_{\mathrm{bb}}$ ). The device can not block the current flow during inverse mode.
In ON condition a voltage drop across the activated channel of
$-V_{\mathrm{ON}(\mathrm{inv})}=R_{\mathrm{ON}(\mathrm{inv})}{ }^{*}\left(-I_{\mathrm{L}}\right)$ can be observed.
In OFF condition a voltage drop across the intrinsic body diode of $-V_{\text {OFF(inv) }}=f\left(-I_{\mathrm{L}}\right)$ can be observed.
As long as the inverse current does not exceed $\left|-I_{\mathrm{L}}\right| \leq\left|-I_{\mathrm{L}(\mathrm{inv})}\right|$ the logic will operate and report according Table 1 and the BTS50050-1EGA will be able to remain in ON mode.


Inverse_capability.emf
Figure 12 Inverse current capability

[^1]Note: Activation of any protection mechanism will not block the current flow. Over temperature detection and current sense is not functional during inverse mode.

### 5.7 Undervoltage shutdown and restart

The BTS50050-1EGA is supplied by $V_{b b}$. The internal logic permanently monitors the supply voltage $V_{\mathrm{bb}}$. In the event that the supply voltage drops below the under voltage shutdown threshold $V_{\mathrm{bb}(\mathrm{u})}$, the BTS50050-1EGA will switch off. If the supply voltage reaches nominal operating voltage range $V_{\mathrm{bb}(e x t)}$, the $\mathrm{BTS50050-1EGA}$ will switch on after a delay $t_{\text {delay(UV) }}$, assuming $V_{\mathrm{IN}}=$ High. Protective latch is reset by undervoltage shutdown.


Undervoltageemf
Figure 13 Undervoltage shutdown and restart

Smart High-Side Power Switch BTS50050-1EGA

### 5.8 Electrical Characteristics: Power Stages

Note: Characteristics show the deviation of parameters at the given supply voltage and junction temperature.
Typical values show the typical parameters expected from manufacturing.
$V_{\mathrm{bb}}=9 \mathrm{~V}$ to $16 \mathrm{~V}, T_{\mathrm{j}}=-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ (unless otherwise specified)
typical values: $V_{\mathrm{bb}}=13.5 \mathrm{~V}, T_{\mathrm{j}}=25^{\circ} \mathrm{C}$

| Pos. | Parameter | Symbol | Limit Values |  |  | Unit | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. |  |  |
| General |  |  |  |  |  |  |  |
| 5.8.1 | Stand-by current $\begin{aligned} & T_{\mathrm{j}}=-40^{\circ} \mathrm{C}, T_{\mathrm{j}}=25^{\circ} \mathrm{C} \\ & T_{\mathrm{j}} \leq 85^{\circ} \mathrm{C}{ }^{1)} \\ & T_{\mathrm{j}}=150^{\circ} \mathrm{C} \end{aligned}$ | $I_{\text {bb(OFF) }}$ | - | $\begin{gathered} 6 \\ 6 \\ 16 \end{gathered}$ | $\begin{aligned} & 10 \\ & 10 \\ & 50 \end{aligned}$ | $\mu \mathrm{A}$ | $\begin{aligned} & { }^{2)}, \\ & \left.\left\|V_{\mathrm{IN}}\right\|=\left\|V_{\mathrm{DEN}}\right\| \leq 0.3 \mathrm{~V}^{3}\right), \\ & V_{\mathrm{OUT}}=V_{\mathrm{IS}}=0 \mathrm{~V}, \\ & t>t_{\text {standby }} \\ & \text { no fault condition } \end{aligned}$ |
| 5.8.2 | Stand-by time ${ }^{\text {1) 2) }}$ | $t_{\text {standby }}$ | - | 0.5 | 1 | ms | $\begin{aligned} & \left\|V_{\text {III }}=\right\| V_{\text {DEN }} \leq 0.3 \mathrm{~V}, \\ & V_{\text {OUT }}=V_{\text {IS }}=0 \mathrm{~V} \end{aligned}$ |
| 5.8.3 | Undervoltage shutdown ${ }^{1)}$ | $V_{\text {bb( }}$ ) | - | 5.7 | 6 | V | - |
| 5.8.4 | Undervoltage recovery time ${ }^{1)}$ | $t_{\text {delay(UV) }}$ | - | 10 | - | ms | - |

Input characteristics

| 5.8 .5 | L-input level | $V_{\operatorname{IN}(\mathrm{L})}$ | -0.3 | - | 1.0 | V | - |
| :--- | :--- | :--- | :---: | :---: | :---: | :--- | :--- |
| 5.8 .6 | H-input level | $V_{\operatorname{IN}(\mathrm{H})}$ | 2.0 | - | 5.5 | V | - |
| 5.8 .7 | input hysteresis | $V_{\operatorname{IN}(\mathrm{hys})}$ | - | 100 | - | mV | ${ }^{1)}$ |
| 5.8 .8 | input pull down resistor | $R_{\mathrm{IN}}$ | 50 | 100 | 200 | $\mathrm{k} \Omega$ | - |

Output characteristics

| 5.8.9 | On-state resistance $\begin{aligned} & T_{\mathrm{j}}=25^{\circ} \mathrm{C} \\ & T_{\mathrm{j}}=150^{\circ} \mathrm{C} \\ & V_{\mathrm{bb}}=6 \mathrm{~V}, T_{\mathrm{j}}=25^{\circ} \mathrm{C} \\ & V_{\mathrm{bb}}=6 \mathrm{~V}, T_{\mathrm{j}}=150^{\circ} \mathrm{C} \\ & \hline \end{aligned}$ | $R_{\text {DS(ON) }}$ |  | $\begin{gathered} 5 \\ 7 \\ 8 \\ 10 \end{gathered}$ | $\begin{gathered} - \\ 10 \\ - \\ 20 \end{gathered}$ | $\mathrm{m} \Omega$ | $V_{\mathrm{IN}}=5 \mathrm{~V}, I_{\mathrm{L}}=20 \mathrm{~A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 5.8.10 | Nominal load current ${ }^{144)}$ | $I_{\text {L(nom) }}$ | - | 16 | - | A | $\begin{aligned} & T_{\mathrm{A}}=85^{\circ} \mathrm{C} \\ & T_{\mathrm{j}} \leq 150^{\circ} \mathrm{C} \\ & \hline \end{aligned}$ |
| 5.8.11 | Output leakage current | $I_{\text {L(OFF) }}$ | - | 3 | 30 | $\mu \mathrm{A}$ | $\begin{aligned} & V_{\text {IN }}=V_{\text {DEN }}=0 \mathrm{~V}, \\ & V_{\text {OUT }}=0 \mathrm{~V} \end{aligned}$ |
| 5.8.12 | Output clamp during switch-off | $-V_{\text {OUT(CL) }}$ | 16 | 18 | 20 | V | $\begin{aligned} & V_{\mathrm{OUT}} \geq V_{\mathrm{bb}}-V_{\mathrm{DS}(\mathrm{CL})}{ }^{5)}, \\ & I_{\mathrm{L}}=40 \mathrm{~mA} \end{aligned}$ |
|  |  |  | 16 | 20 | 25 | V | $\begin{aligned} & V_{\mathrm{OUT}} \geq V_{\mathrm{bb}}-V_{\mathrm{DS}(\mathrm{CL})^{5)},} \\ & I_{\mathrm{L}}=20 \mathrm{~A}^{1)} \end{aligned}$ |
| 5.8 .13 | Output clamp during over voltage | $V_{\text {DS(CL) }}$ | 42 | 50 | - | V | $\begin{aligned} & V_{\mathrm{DS}} \leq V_{\mathrm{bb}}-V_{\mathrm{OUT}(\mathrm{CL})^{5)},} \\ & I_{\mathrm{L}}=40 \mathrm{~mA} \end{aligned}$ |
|  |  |  | 42 | 51 | - | V | $\begin{aligned} & V_{\mathrm{DS}} \leq V_{\mathrm{bb}}-V_{\mathrm{OUT}(\mathrm{CL})^{5)},} \\ & I_{\mathrm{L}}=20 \mathrm{~A}^{1)} \end{aligned}$ |
| 5.8 .14 | Switch-On energy 5795\% $V_{\text {OUT }}$ | $E_{\text {ON }}$ | - | 3 | 5 | mJ | $V_{\mathrm{bb}}=13.5 \mathrm{~V}$, |
| 5.8.15 | Switch-Off energy $95 \checkmark 5 \% V_{\text {OUT }}$ | $E_{\text {OFF }}$ | - | 3.5 | 5 | mJ | $R_{\mathrm{L}}=1 \Omega$ |
| 5.8.16 | Inverse operation on-state resistance $\begin{aligned} & T_{\mathrm{j}}=25^{\circ} \mathrm{C} \\ & T_{\mathrm{j}}=150^{\circ} \mathrm{C} \end{aligned}$ | $R_{\text {ON(inv) }}$ | - | $\begin{aligned} & 5 \\ & 7 \end{aligned}$ | 10 | $\mathrm{m} \Omega$ | $\begin{aligned} & V_{\mathrm{IN}}=5 \mathrm{~V}, \\ & I_{\mathrm{L}}=-20 \mathrm{~A}, \end{aligned}$ <br> no protective switch-off |

$V_{\mathrm{bb}}=9 \mathrm{~V}$ to $16 \mathrm{~V}, T_{\mathrm{j}}=-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ (unless otherwise specified)
typical values: $V_{\mathrm{bb}}=13.5 \mathrm{~V}, T_{\mathrm{j}}=25^{\circ} \mathrm{C}$

| Pos. | Parameter | Symbol | Limit Values |  |  | Unit | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. |  |  |
| 5.8.17 | Inverse operation output voltage drop $\begin{aligned} & T_{\mathrm{j}}=25^{\circ} \mathrm{C} \\ & T_{\mathrm{j}}=150^{\circ} \mathrm{C} \end{aligned}$ | $-V_{\text {OFF(inv) }}$ | - | 700 400 | $\begin{aligned} & 900 \\ & 800 \end{aligned}$ | mV | $\begin{aligned} & V_{\mathrm{IN}}=0 \mathrm{~V}, \\ & I_{\mathrm{L}}=-10 \mathrm{~A} \end{aligned}$ |
| 5.8.18 | Inverse current capability ${ }^{1 /}$ | $-I_{\mathrm{L}(\text { inv })}$ | 20 | - | - | A | - |

Timings

| 5.8 .19 | Turn-on time to <br> $90 \% V_{\text {OUT }}$ | $t_{\mathrm{ON}}$ | - | 200 | 350 | $\mu \mathrm{~s}$ | $V_{\mathrm{bb}}=13.5 \mathrm{~V}$ <br> $R_{\mathrm{L}}=1 \Omega$ |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: | :--- |
| 5.8 .20 | Turn-off time to <br> $10 \% V_{\text {OUT }}$ | $t_{\text {OFF }}$ | - | 200 | 350 | $\mu \mathrm{~s}$ | $V_{\mathrm{bb}}=13.5 \mathrm{~V}$ <br> $R_{\mathrm{L}}=1 \Omega$ |
| 5.8 .21 | Slew rate On $30750 \% V_{\text {OUT }}$ | $(\mathrm{d} V /$ <br> $\mathrm{d})_{\mathrm{ON}}$ | 0.1 | 0.15 | 0.21 | $\mathrm{~V} / \mu \mathrm{s}$ | $V_{\mathrm{bb}}=13.5 \mathrm{~V}$ <br> $R_{\mathrm{L}}=1 \Omega$ |
| 5.8 .22 | Slew rate Off $50 \searrow 30 \% V_{\text {OUT }}$ | $-(\mathrm{d} V /$ <br> $\mathrm{d} t)_{\text {OFF }}$ | 0.1 | 0.15 | 0.21 | $\mathrm{~V} / \mu \mathrm{s}$ | $V_{\mathrm{bb}}=13.5 \mathrm{~V}$ <br> $R_{\mathrm{L}}=1 \Omega$ |

1) Not subject to production test, specified by design
2) In case of protective switch-off STANDBY is only reached if the fault was acknowledged while IN=LOW by DEN=HIGH $>$ LOW and $\mathrm{t}_{\text {standby }}$ expired. See also Chapter 6.4 for details.
3) Tested at $V_{\text {IN }}=V_{\text {DEN }}=0 \mathrm{~V}$ only
4) according JESD51_7, FR4 2 s 2 p board, $76.2 \times 114.3 \times 1.6 \mathrm{~mm}, 2 \times 70 \mu \mathrm{~m} \mathrm{Cu}, 2 \times 35 \mu \mathrm{~m} \mathrm{Cu}$.
5) See Figure 10.

## 6 Protection Functions

The BTS50050-1EGA provides embedded protective functions. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are neither designed for continuous nor repetitive operation.

### 6.1 Short Circuit Protection

The internal logic permanently monitors the load current $I_{\mathrm{L}}$. In the event the load current exceeds the short circuit shutdown threshold $\left(I_{\mathrm{L}}>I_{\mathrm{L}(\mathrm{SC})}\right)$, the device will switch off immediately. Any protective switch off latches the output. Please refer to Figure 14 for details. The protective switch off remains latched until the fault is acknowledged and reset by a falling edge at the DEN pin. See also Chapter 6.4.


Figure 14 Shutdown by short circuit current detection
Before switching on, the device is measuring the battery voltage $V_{\mathrm{bb}(0)}$. In case $V_{\mathrm{bb}(0)}$ is above $V_{\mathrm{bb}(\mathrm{ScT})}$, the short circuit current threshold $I_{\mathrm{L}(\mathrm{SC}) \text { high }}$ is reduced to a lower level $I_{\mathrm{L}(\mathrm{SC}) \text { low }}$.
Note: In case of a short circuit between OUT and ground, an impedance between $V_{b a t}$ and $V_{b b}$ pin of the device (see Figure 15) may cause the device's supply voltage to drop below $V_{b b(u)}$ before short circuit shutdown threshold is reached. In that case, the device will detect an undervoltage condition and behave as described in Chapter 5.7.

### 6.2 Short Circuit Impedance

The capability to handle single short circuit events depends on the battery voltage as well as on the primary and secondary short impedance. Figure 15 outlines allowable combinations for a single short circuit event of maximum, secondary inductance for given secondary resistance.


Figure 15 Short circuit

### 6.3 Over Temperature Protection

The internal logic permanently monitors the junction temperature of the output stage. In the event of an over temperature $\left(T_{\mathrm{j}}>T_{\mathrm{jt}}\right)$ the output will switch off immediately. Please refer to Figure 16 for details. The protective switch off remains latched until the fault is acknowledged and reset by a falling edge at the DEN pin. See also Chapter 6.4.


Figure 16 Over temperature detection

### 6.4 Infineon ${ }^{\circledR}$ INTELLIGENT LATCH - fault acknowledge and latch reset

The BTS50050-1EGA provides Infineon ${ }^{\circledR}$ INTELLIGENT LATCH to avoid permanent resetting of a protective, latched switch off in PWM applications. To reset a latched protective switch off the fault has to be acknowledged by a falling edge at the DEN pin. For a reset signal it's recommended to set the DEN signal to HIGH for $20 \mu$ s before setting DEN to LOW for $20 \mu \mathrm{~s}$.
Please refer to Figure for details.

Smart High-Side Power Switch


Infineon ${ }^{\circledR}$ INTELLIGENT LATCH - fault acknowledge and latch reset

### 6.5 Reverse Polarity Protection - ReverSave ${ }^{\text {TM }}$

The device can not block a current flow in reverse battery condition. In order to minimize power dissipation, the device offers ReverSave ${ }^{T M}$ functionality. Under reverse polarity condition, the output stage will be switched on, provided a sufficient gate to source voltage is generated $V_{G S} \approx V_{G N D \_b}$. Please refer to Figure 17 for details.


Reverseemf
Figure 17 Reverse battery protection
Use the following formula for estimation of overall power dissipation $P_{\text {diss(rev) }}$ in reverse polarity mode.

$$
P_{\mathrm{diss}(\mathrm{rev})} \approx R_{\mathrm{ON}(\mathrm{rev})} \cdot I_{\mathrm{L}}^{2}
$$

Note: No protection mechanism is active during reverse polarity. The control chip is not functional. Potentials of logic pins can become negative. Affected pins have to be protected by means of series resistors.

### 6.6 ESD Protection

All logic pins have ESD protection. Beside the output clamp for the power stage as described in Chapter 5.5 there is a clamp mechanism implemented for pin IS. See Figure 18 for details.


OverVoltageemf
Figure 18 Over-Voltage Protection

### 6.7 Loss of Ground Protection

In case of complete loss of the device ground connections the BTS50050-1EGA securely changes to or remains in OFF state, if the sense resistor $R_{\text {IS }}$ is higher than $500 \Omega$.

### 6.8 Loss of Load Protection, Loss of $V_{b b}$ Protection

In case of loss of load with charged primary inductances the maximum supply voltage has to be limited. It is recommended to use a Z-diode, a varistor $\left(V_{\mathrm{Za}}<42 \mathrm{~V}\right)$ or $\mathrm{V}_{\mathrm{bb}}$ clamping power switches with connected loads in parallel.

In case of loss of $\mathrm{V}_{\mathrm{bb}}$ connection with charged inductive loads, a current path with load current capability has to be provided, to demagnetize the charged inductances. It is recommended to use a diode, a Z-diode or a varistor $\left(V_{\mathrm{Zb}}<16 \mathrm{~V}, V_{\mathrm{ZL}}+V_{\mathrm{D}}<16 \mathrm{~V}\right.$, ).
For higher clamp voltages currents through all pins have to be limited according to the maximum ratings. Please refer to Figure 19 for details.


Figure 19 Loss of $V_{b b}$
In case of complete loss of $V_{b b}$ the BTS50050-1EGA remains in OFF state.

Smart High-Side Power Switch

### 6.9 Electrical Characteristics: Protection Functions

Note: Characteristics show the deviation of parameters at the given supply voltage and junction temperature. Typical values show the typical parameters expected from manufacturing
$V_{\mathrm{bb}}=9 \mathrm{~V}$ to $16 \mathrm{~V}, T_{\mathrm{j}}=-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ (unless otherwise specified)
typical values: $V_{\mathrm{bb}}=13.5 \mathrm{~V}, T_{\mathrm{j}}=25^{\circ} \mathrm{C}$

| Pos. | Parameter | Symbol | Limit Values |  | Unit | Conditions |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  |  |  | Min. | Typ. | Max. |  |  |

## Over-Load Protection

| 6.9.1 | Short circuit shutdown threshold (SCT) $\begin{aligned} & T_{\mathrm{j}}=-40^{\circ} \mathrm{C}, T_{\mathrm{j}}=25^{\circ} \mathrm{C} \\ & T_{\mathrm{j}}=150^{\circ} \mathrm{C} \end{aligned}$ | $I_{\text {L(SC)high }}$ | $\begin{aligned} & 100 \\ & 100 \end{aligned}$ | $\begin{aligned} & 150 \\ & 135 \end{aligned}$ | $\begin{aligned} & 200 \\ & 170 \end{aligned}$ | A | $\begin{aligned} & V_{\mathrm{IN}}=5 \mathrm{~V} \\ & V_{\mathrm{bb}(0)}<V_{\mathrm{bb}(\mathrm{SCT})} \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 6.9.2 | Short circuit shutdown threshold at high battery voltages | $I_{\text {L(SC)low }}$ | 42 | 70 | 95 | A | $\begin{aligned} & V_{\mathrm{IN}}=5 \mathrm{~V} \\ & V_{\mathrm{bb}(0)}>V_{\mathrm{bb}(\mathrm{SCT})} \end{aligned}$ |
| 6.9.3 | Supply voltage for reduced short circuit shutdown threshold ${ }^{1)}$ | $V_{\mathrm{bb}(\mathrm{SCT})}$ | 20 | 22 | 25 | V | - |
| 6.9.4 | Thermal shut down temperature | $T_{\mathrm{jt}}$ | 150 | $170$ | - | ${ }^{\circ} \mathrm{C}$ | - |

## Reverse Battery

6.9.5 On-State resistance in case of reverse polarity
$V_{\mathrm{bb}}=-8 \mathrm{~V}, T_{\mathrm{j}}=150^{\circ} \mathrm{C}^{1)}$
$V_{\mathrm{bb}}=-12 \mathrm{~V}, T_{\mathrm{j}}=150^{\circ} \mathrm{C}$

|  | $R_{\mathrm{ON}(\mathrm{rev})}$ |  |
| :--- | :--- | :--- |
|  | - | 12 |
|  | - | 10 |


|  | $\mathrm{m} \Omega$ | $I_{\mathrm{L}}=-10 \mathrm{~A}$, |
| :--- | :--- | :--- |
| 20 |  | $R_{\mathrm{IS}}=1 \mathrm{k} \Omega$ |
| 12 |  |  |

## Over-Voltage

| 6.9 .6 | Over-voltage protection Sense pin | $V_{\mathrm{IS}(\mathrm{CL})}$ | 6 | 9.5 | - | V | $I_{\mathrm{IS}}=-2 \mathrm{~mA}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 1) Not subject to production test, specified by design |  |  |  |  |  |  |  |

## 7 Diagnostic Functions

For diagnosis purposes, the BTS50050-1EGA provides an Infineon ${ }^{\circledR}$ ENHANCED SENSE signal at the pin IS.

### 7.1 Diagnosis Enable

In ON-State, diagnosis is allways enabled. Providing a low signal at the DEN pin will disable the reporting. In OFFstate, both, reporting and diagnosis can be disabled by a low signal at DEN pin. The pin IS will be set to tri-state mode when a low signal is provided at the DEN pin. A high signal at the DEN pin enables the reporting and the open load and short to battery diagnosis during OFF mode. A falling edge at the DEN resets a preceding latched output and reporting condition. Please see Figure 20 and Table 1 for details.


Figure 20 Block Diagram: Diagnosis

Table 1 Truth Table

| Operation Mode | Input (IN) Level | Output Level | Diagnostic Output (IS) |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | DEN $=\mathbf{H}$ | DEN = L |
| Normal Operation (ON) | H | $\sim V_{\text {bb }}$ | $I_{\text {IS }}=I_{\mathrm{L}} / k_{\text {ILIS }}$ | Z |
| Inverse Operation (-IL) |  | $>V_{\mathrm{bb}}$ | Z |  |
| Short Circuit to GND |  | Z | $I_{\text {IS(fault) }}$ |  |
| Over Temperature |  | Z | $I_{\text {IS(fault) }}$ |  |
| Short Circuit to $\mathrm{V}_{\mathrm{bb}}$ |  | $V_{\mathrm{bb}}$ | $I_{\text {IS }}<I_{\text {L }} / k_{\text {ILIS }}$ |  |
| Open Load |  | $\sim V_{\mathrm{bb}}$ | Z |  |
| Protective switch-off resulting from Short Circuit to GND or Over Temperature ${ }^{1)}$ | X | Z | $I_{\text {IS(fault) }}$ | Z |
| Normal Operation (OFF) | L | Z | Z | Z |
| Inverse Operation (-IL) |  | $>V_{\mathrm{bb}}$ | $I_{\text {IS(fault) }}$ |  |
| Short Circuit to GND |  | Z | $I_{\text {IS(fault) }}{ }^{2)}, \mathrm{Z}^{3)}$ |  |
| Over Temperature |  |  |  |  |
| Short Circuit to $\mathrm{V}_{\mathrm{bb}}$ |  | $\begin{aligned} & >V_{b b}-V_{D S(O L)} \\ & <V_{b b}-V_{D S(O L)} \end{aligned}$ | $\begin{gathered} I_{\text {IS(fault) }} \\ Z \end{gathered}$ |  |
| Open Load |  | $\begin{aligned} & >V_{b b}-V_{\mathrm{DS}(0 \mathrm{~L})} \\ & <V_{\mathrm{bb}}-V_{\mathrm{DS}(\mathrm{OL})} \end{aligned}$ | $\begin{gathered} I_{\mathrm{IS} \text { (fault) }} \\ \mathrm{Z} \end{gathered}$ |  |

L = Low Level, H = High Level, Z = high impedance, only leakage provided, potential depends on external circuit

1) Output and fault reporting remains latched until falling DEN edge acknowledge.
2) Before fault acknowledgement and latch reset.
3) After fault acknowledgement and latch reset.

### 7.2 Diagnosis during ON

During normal operation, an enabled IS pin provides a sense current, which is proportional to the load current as long as $V_{\mathrm{b}, \mathrm{IS}}>5 \mathrm{~V}$ and as long as $I_{\mathrm{IS}}{ }^{*} R_{\mathrm{IS}}<V_{\mathrm{Z}, \mathrm{IS}}$. The ratio of the output current is defined as $k_{\mathrm{ILIS}}=I_{\mathrm{L}} / I_{\mathrm{IS}}$. During switchon sense current is provided after a sense settling time $t_{\mathrm{sIS}(\mathrm{ON})}$. During inverse operation and switch-off no current is provided.
The output sense current is limited to $I_{I S, \text { lim }}$. Please refer to Figure 21 for details.

Smart High-Side Power Switch BTS50050-1EGA


Figure 21 Timing of Diagnosis Signal in ON-state
The accuracy of the provided current sense ratio ( $k_{\text {ILIS }}=I_{\mathrm{L}} / I_{\text {IS }}$ ) depends on the load current. Please refer to Figure 22 for details. A typical resistor $R_{\mathrm{IS}}$ of $1 \mathrm{k} \Omega$ is recommended (see also Chapter 6.7).


Figure 22 Current sense ratio $k_{\text {ILIS }}{ }^{1)}$
The diagnosis signal can be switched off by a low signal at the diagnosis enable pin DEN. See Figure 23 for details on the timing between the DEN pin and the diagnosis signal $I_{I S}$. Please note that the diagnosis is disabled, when no signal is provided at the pin DEN.

[^2]

Figure 23 Timing of Sense Enable Signal
During fault condition an enabled IS pin provides a defined fault current $I_{\mathrm{IS} \text { (fault). }}$. Fault conditions are over-current, over-temperature and short circuit switch-off. Any protective switch-off during on-state causes a latched OFF of the output and reporting, until being reset by a falling edge at the pin DEN. See Figure 24 for details.


Figure 24 Fault acknowledge and latch reset

### 7.3 Diagnosis during OFF

During normal operation a disabled IS pin provides no current.
In case of shorted load to battery, open load or inverse operation an enabled IS pin provides a defined fault current $I_{\text {IS(fault) }}$. See Figure 25 for details.


Figure 25 Fault reporting

Smart High-Side Power Switch BTS50050-1EGA

Diagnostic Functions

### 7.4 Diagnosis Disable

In order to achieve minimum standby current, the IN pin and the DEN pin have to be low level. A possible preceding fault condition and reporting has to be reset by a falling edge at the pin DEN. See also Chapter 6.4 for details.

### 7.5 Electrical Characteristics: Diagnostic Functions

Note: Characteristics show the deviation of parameters at the given supply voltage and junction temperature.
Typical values show the typical parameters expected from manufacturing.
$V_{\mathrm{bb}}=9 \mathrm{~V}$ to $16 \mathrm{~V}, T_{\mathrm{j}}=-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ (unless otherwise specified)
typical values: $V_{b b}=13.5 \mathrm{~V}, T_{\mathrm{j}}=25^{\circ} \mathrm{C}$

| Pos. | Parameter | Symbol | Limit Values |  |  | Unit | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. |  |  |

Input characteristics for Diagnosis Enable

| 7.5 .1 | L-input level | $V_{\operatorname{DEN}(\mathrm{L})}$ | -0.3 | - | 1.0 | V | - |
| :--- | :--- | :--- | :---: | :---: | :---: | :--- | :--- |
| 7.5 .2 | H-input level | $V_{\mathrm{DEN}(\mathrm{H})}$ | 2.0 | - | 5.5 | V | - |
| 7.5 .3 | input hysteresis | $V_{\mathrm{DEN}(\mathrm{hys})}$ | - | 100 | - | mV | $1)$ |
| 7.5 .4 | input pull down resistor | $R_{\mathrm{DEN}}$ | 50 | 100 | 200 | $\mathrm{k} \Omega$ | - |

## Load Current Sense


$V_{\mathrm{bb}}=9 \mathrm{~V}$ to $16 \mathrm{~V}, T_{\mathrm{i}}=-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ (unless otherwise specified)
typical values: $V_{\mathrm{bb}}=13.5 \mathrm{~V}, T_{\mathrm{j}}=25^{\circ} \mathrm{C}$

| Pos. | Parameter | Symbol | Limit Values |  |  | Unit | Conditions |
| :--- | :--- | :--- | ---: | ---: | ---: | :--- | :--- |
|  |  |  | Min. | Typ. | Max. |  |  |
| 7.5 .15 | Current sense deactivation time to <br> $\left.10 \% I_{\text {IS_stat. }} 1\right)$ | $t_{\mathrm{dIS}(\mathrm{DEN})}$ | - | 2 | 20 | $\mu \mathrm{~s}$ | $V_{\text {IN }}=5 \mathrm{~V}$, <br> $V_{\mathrm{DEN}}=5 \searrow 0 \mathrm{~V}$ |

Open Load at OFF state

| 7.5 .16 | Open load output current | $I_{\mathrm{L}(\mathrm{OL})}$ | 3 | 5 | 10 | mA | $V_{\mathrm{IN}}=0 \mathrm{~V}$, <br> $V_{\mathrm{DEN}}=5 \mathrm{~V}$, |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: | :--- |
| $V_{\mathrm{DS}}=2 \mathrm{~V}$ |  |  |  |  |  |  |  |,

1) Not subject to production test, specified by design

## 8 Application schematic

Figure 26 shows an example for an application schematic.


Figure 26 application example
Note: This is a simplified example of an application circuit. The function must be verified in the real application.

### 8.1 Hints for PCB layout

- Handling of NC pins: It is recommended to connect all NC pins on a defined potential. E.g. pin 7 and pin 12 could be connected to OUT potential, while pin 5 and 6 could be connected to OUT or DEN.
- EMC filter cap between Vbb and GND: It is recommended to place the filter cap as close as possible to the device to minimize the inductance of the loop.
- The resistors connecting $\mu \mathrm{C}$ and IN -pin as well as $\mu \mathrm{C}$ and $D E N$-pin are recommended to protect the $\mu \mathrm{C}$ inputs against fast electrical transients.
- Ground shift: It is recommended to avoid a ground shift between $\mu \mathrm{C}$ ground and device pin GND of more than 0.3V during normal operation.


### 8.2 Further Application Information

- Please contact us to get the Pin FMEA
- Please contact us to get a test report on short circuit robustness according to AEC Q100-012
- Please contact us for Application Note "Diagnosis with BTS500x0-1EGA"
- For further information you may contact http://www.infineon.com/


## $9 \quad$ Package Outlines



1) Does not include plastic or metal protrusion of 0.15 max. per side

PG-DSO-12-4, -5, -8, -11, -12, -16-PO V04


PG-DSO-12-4, -5, -8, -11, -12, -16-FP V01
Figure 27 PG-DSO-12-16 (Plastic Dual Small Outline Package)

## Green Product (RoHS compliant)

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb -free finish on leads and suitable for Pb -free soldering according to IPC/JEDEC J-STD-020).

You can find all of our packages, sorts of packing and others in our
Infineon Internet Page "Products": http://www.infineon.com/products.

Smart High-Side Power Switch

## 10 Revision History

BTS50050-1EGA

Revision History: V1.1, 2011-08-16

| Version | Date | Changes |
| :--- | :--- | :--- |
| Datasheet | 2011-08-16 | Update from production distribution data <br> Rev. 1.1 |
|  |  | Chapter 5.8: Parameter $I_{\mathrm{bb}(\mathrm{OFF})}$ and $I_{\mathrm{L}(\mathrm{OFF})}$ limits tightened for $T_{\mathrm{j}}=150^{\circ} \mathrm{C}$. Typical <br> Chapter 5.8: Parameter $t_{\mathrm{ON}}, t_{\mathrm{OFF}},(\mathrm{d} V / \mathrm{d} t)_{\mathrm{ON}}$ and -( $\left.\mathrm{d} V / \mathrm{d} t\right)_{\mathrm{OFF}}$ limits tightened. Typical <br> values updated. <br> Chapter 6.9: Parameter $I_{\mathrm{L}(\mathrm{SC}) \text { high }}$ limits tightened for $T_{\mathrm{j}}=150^{\circ} \mathrm{C}$. <br> Chapter 6.9: Parameter $\left.V_{\mathrm{IS}(\mathrm{CL})}\right)$ <br> Chapmits tightened. <br> updated. |
| Chapter 4.3, Chapter 6.9: Parameter numbering corrected. |  |  |

## Edition 2011-08-16

Published by
Infineon Technologies AG
81726 Munich, Germany
© 8/16/11 Infineon Technologies AG

## All Rights Reserved.

## Legal Disclaimer

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

## Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

## Warnings

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.
Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.

## Mouser Electronics

Authorized Distributor

Click to View Pricing, Inventory, Delivery \& Lifecycle Information:

Infineon:
BTS50050-1EGA


[^0]:    1) Not subject to production test, specified by design.
    2) $t \leq 2 \mathrm{~min}$
[^1]:    1) Not subject to production test, specified by design.
    2) Resuls for $E_{\mathrm{AR}}$ from simulation of temperature swing.
[^2]:    1) The curves show the behavior based on characterization data. The marked points are described in this Datasheet in Section 7.5 (Position 7.5.5).
