



# N-Channel Enhancement-Mode Vertical DMOS FET

#### **Features**

- Free from secondary breakdown
- Low power drive requirement
- Ease of paralleling
- Low C<sub>ISS</sub> and fast switching speeds
- Excellent thermal stability
- Integral source-drain diode
- High input impedance and high gain

### **Applications**

- Motor controls
- Converters
- Amplifiers
- Switches
- Power supply circuits
- Drivers (relays, hammers, solenoids, lamps, memories, displays, bipolar transistors, etc.)

### General Description

This enhancement-mode (normally-off) transistor utilizes a vertical DMOS structure and Supertex's well-proven, silicongate manufacturing process. This combination produces a device with the power handling capabilities of bipolar transistors and the high input impedance and positive temperature coefficient inherent in MOS devices. Characteristic of all MOS structures, this device is free from thermal runaway and thermally-induced secondary breakdown.

Supertex's vertical DMOS FETs are ideally suited to a wide range of switching and amplifying applications where very low threshold voltage, high breakdown voltage, high input impedance, low input capacitance, and fast switching speeds are desired.

### **Ordering Information**

| Device | Device Package Options TO-92 |    | R <sub>DS(ON)</sub><br>(max)<br>(Ω) | l <sub>D(ON)</sub><br>(min)<br>(A) |  |
|--------|------------------------------|----|-------------------------------------|------------------------------------|--|
| VN0606 | VN0606L-G                    | 60 | 3.0                                 | 1.5                                |  |

BV<sub>DSS</sub>

BV<sub>DGS</sub>

±30V

300°C

-55°C to +150°C

-G indicates package is RoHS compliant ('Green')

Absolute Maximum Ratings



Drain-to-source voltage

Drain-to-gate voltage

Gate-to-source voltage

Soldering temperature\*

## Pin Configurations



#### **Product Marking**



Package may or may not include the following marks: Si or 
TO-92 (L)

\* Distance of 1.6mm from case for 10 seconds.

Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not

implied. Continuous operation of the device at the absolute rating level may

affect device reliability. All voltages are referenced to device ground.

Operating and storage temperature

#### **Thermal Characteristics**

| Package | I <sub>D</sub><br>(continuous) <sup>†</sup><br>(mA) | Ι <sub>D</sub><br>(pulsed)<br>(A) | Power Dissipation<br>@T <sub>c</sub> = 25°C<br>(W) | θ <sub>jc</sub><br>(°C/W) | <b>θ</b> <sub>ja</sub><br>(°C/W) | l <sub>DR</sub> †<br>(mA) | I <sub>DRM</sub><br>(A) |
|---------|-----------------------------------------------------|-----------------------------------|----------------------------------------------------|---------------------------|----------------------------------|---------------------------|-------------------------|
| TO-92   | 330                                                 | 1.6                               | 1.0                                                | 125                       | 170                              | 330                       | 1.6                     |

Notes:

 $\uparrow I_{D}$  (continuous) is limited by max rated  $T_{i}$ .

#### **Electrical Characteristics** (*T<sub>A</sub>* = 25°C unless otherwise specified)

| Sym                | Parameter                                  | Min | Тур  | Max | Units | Conditions                                             |  |
|--------------------|--------------------------------------------|-----|------|-----|-------|--------------------------------------------------------|--|
| $BV_{DSS}$         | Drain-to-source breakdown voltage          | 60  | -    | -   | V     | V <sub>GS</sub> = 0V, Ι <sub>D</sub> = 10μΑ            |  |
| $V_{GS(th)}$       | Gate threshold voltage                     | 0.8 | -    | 2.0 | V     | $V_{GS} = V_{DS}, I_{D} = 1.0 \text{mA}$               |  |
| I <sub>GSS</sub>   | Gate body leakage                          | -   | -    | 100 | nA    | $V_{GS} = \pm 30$ V, $V_{DS} = 0$ V                    |  |
|                    | Zero gate voltage drain current            |     | -    | 10  |       | $V_{_{\rm GS}}$ = 0V, $V_{_{\rm DS}}$ = 50V            |  |
| I <sub>DSS</sub>   |                                            |     | -    | 500 | μA    | $V_{GS} = 0V, V_{DS} = 50V,$<br>$T_{A} = 125^{\circ}C$ |  |
| I <sub>D(ON)</sub> | On-state drain current                     | 1.5 | -    | -   | A     | V <sub>GS</sub> = 10V, V <sub>DS</sub> = 10V           |  |
| $R_{DS(ON)}$       | Static drain-to-source on-state resistance | -   | -    | 3.0 | Ω     | V <sub>GS</sub> = 10V, I <sub>D</sub> = 1.0A           |  |
| $G_{FS}$           | Forward transductance                      | 170 | -    | -   | mmho  | V <sub>DS</sub> = 10V, I <sub>D</sub> = 500mA          |  |
| C <sub>ISS</sub>   | Input capacitance                          | -   | -    | 50  |       | V <sub>GS</sub> = 0V,                                  |  |
| C <sub>oss</sub>   | Common source output capacitance           | -   | -    | 25  | pF    | V <sub>DS</sub> = 25V,                                 |  |
| C <sub>RSS</sub>   | Reverse transfer capacitance               | -   | -    | 5.0 |       | f = 1.0MHz                                             |  |
| t <sub>(ON)</sub>  | Turn-on delay time                         | -   | -    | 10  | ns    | V <sub>DD</sub> = 25V,<br>I <sub>D</sub> = 600mA,      |  |
| $t_{(OFF)}$        | Turn-off delay time                        | -   | -    | 10  | 113   | $R_{\text{GEN}} = 25\Omega$                            |  |
| $V_{SD}$           | Diode forward voltage drop                 | -   | 0.85 | -   | V     | V <sub>GS</sub> = 0V, I <sub>SD</sub> = 470mA          |  |

Notes:

1. All D.C. parameters 100% tested at 25°C unless otherwise stated. (Pulse test: 300µs pulse, 2% duty cycle.)

2. All A.C. parameters sample tested.

#### **Switching Waveforms and Test Circuit**



# 3-Lead TO-92 Package Outline (L)





| Symbol                 |     | A    | b     | С     | D    | E    | E1   | e    | e1   | L     |
|------------------------|-----|------|-------|-------|------|------|------|------|------|-------|
| Dimensions<br>(inches) | MIN | .170 | .014† | .014† | .175 | .125 | .080 | .095 | .045 | .500  |
|                        | NOM | -    | -     | -     | -    | -    | -    | -    | -    | -     |
|                        | MAX | .210 | .022† | .022† | .205 | .165 | .105 | .105 | .055 | .610* |

JEDEC Registration TO-92.

\* This dimension is not specified in the JEDEC drawing.

*†* This dimension differs from the JEDEC drawing.

Drawings not to scale.

Supertex Doc.#: DSPD-3TO92N3, Version E041009.

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <u>http://www.supertex.com/packaging.html</u>.)

Supertex inc. does not recommend the use of its products in life support applications, and will not knowingly sell them for use in such applications unless it receives an adequate "product liability indemnification insurance agreement." Supertex inc. does not assume responsibility for use of devices described, and limits its liability to the replacement of the devices determined defective due to workmanship. No responsibility is assumed for possible omissions and inaccuracies. Circuitry and specifications are subject to change without notice. For the latest product specifications refer to the Supertex inc. website: http://www.supertex.com.

©2009 Supertex inc. All rights reserved. Unauthorized use or reproduction is prohibited.

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

#### Microchip:

 VN0606L-P013-G
 VN0606L-P003
 VN0606L-P002
 VN0606L-P014
 VN0606L-P013
 VN0606L-P003-G
 VN0606L 

 P002-G
 VN0606L-P014-G
 VN0606L-G
 VN0606L-G<