Data sheet: Advance Information

### Document Number: CD1030 Rev. 3.0, 1/2016

# 33 Channel Multiple Switch Detection Interface with Programmable Wetting Current

The CD1030 is designed to detect the closing and opening of up to 33 switch contacts. The switch status, either open or closed, is transferred to the microprocessor unit (MCU) through a serial peripheral interface (SPI). This SMARTMOS device also features a 35-to-1 analog multiplexer for reading the input channels as analog inputs. The analog selected input signal is buffered and provided on the AMUX output pin for the MCU to read.

Independent programmable wetting currents are available as needed for the application. A battery and temperature monitor are included in the IC and available via the AMUX pin.

The CD1030 device has two modes of operation, Normal and Low-power mode (LPM). Normal mode allows programming of the device and supplies switch contacts with pull-up or pull-down current as it monitors the change of state on the switches. The LPM provides low quiescent current, which makes the CD1030 ideal for automotive and industrial products requiring low sleep-state currents.

#### **Features**

- Fully functional operation 4.5 V ≤ V<sub>BATP</sub> ≤ 36 V
- Full parametric operation 6.0 V ≤ V<sub>BATP</sub> ≤ 28 V
- Operating switch input voltage range from -1.0 V to 36 V
- · 12 programmable inputs (switches to battery or ground)
- · 21 switch-to-ground inputs
- Selectable wetting current (2.0, 6.0, 8.0, 10, 12, 14, 16, or 20 mA)
- Interfaces directly to an MCU using 3.3 V / 5.0 V SPI protocol
- · Selectable wake-up on change of state
- Typical standby current  $I_{BATP}$  = 50  $\mu A$  and  $I_{DDO}$  = 10  $\mu A$
- · Active interrupt (INT B) on switch state change
- · Integrated battery and temperature sensing

### **CD1030**

#### **MULTIPLE SWITCH DETECTION INTERFACE**



AE SUFFIX (PB-FREE) 98ASA00173D 48-PIN LQFP-EP

#### **Applications**

- · Automotive
  - Heating ventilation and air conditioning (HVAC)
  - Lighting
  - · Central gateway / in-vehicle networking
  - Gasoline engine management
- Industrial
- Programmable logic control (PLC)
- · Process control, temperature control
- Input-output control (I/O Control)
- Single board computer
- Ethernet switch



Figure 1. CD1030 Simplified Application Diagram



<sup>\*</sup> This document contains certain information on a new product. Specifications and information herein are subject to change without notice.

# **Table of Contents**

| 1  | Orderable Parts                                      |
|----|------------------------------------------------------|
| 2  | Internal Block Diagram                               |
| 3  | Pin Connections                                      |
|    | 3.1 Pinout                                           |
|    | 3.2 Pin Definitions                                  |
| 4  | General Product Characteristics                      |
|    | 4.1 Maximum Ratings                                  |
|    | 4.2 Thermal Characteristics                          |
|    | 4.3 Operating Conditions                             |
|    | 4.4 Electrical Characteristics                       |
| 5  | General Description                                  |
|    | 5.1 Features                                         |
|    | 5.2 Functional Block Diagram                         |
| 6  | General IC Functional Description                    |
|    | 6.1 Battery Voltage Ranges                           |
|    | 6.2 Power Sequencing Conditions                      |
|    | 6.3 Low-power Mode Operation                         |
| 7  | Functional Block Description                         |
|    | 7.1 State Machine                                    |
|    | 7.2 Input Functional Block                           |
|    | 7.3 Oscillator and Timer Control Functional Block    |
|    | 7.4 Temperature Monitor and Control Functional Block |
|    | 7.5 WAKE_B Control Functional Block                  |
|    | 7.6 INT_B Functional Block                           |
|    | 7.7 AMUX Functional Block                            |
|    | 7.8 Serial Peripheral Interface (SPI)                |
|    | 7.9 SPI Control Register Definition                  |
| 8  | Typical Applications                                 |
|    | 8.1 Application Diagram                              |
|    | 8.2 Bill of Materials                                |
|    | 8.3 Abnormal Operation                               |
| 9  | Packaging                                            |
|    | 9.1 Package Mechanical Dimensions                    |
| 10 | Reference Section                                    |
| 11 | Revision History 66                                  |

# 1 Orderable Parts

This section describes the part numbers available to be purchased along with their differences.

### **Table 1. Orderable Part Variations**

| Part Number  | Temperature (T <sub>A</sub> ) | Package      | Notes |
|--------------|-------------------------------|--------------|-------|
| MC33CD1030AE | -40 °C to 125 °C              | LQFP 48 pins | (1)   |

#### Notes

1. To order parts in Tape & Reel, add the R2 suffix to the part number.

# 2 Internal Block Diagram



Figure 2. CD1030 Internal Block Diagram

# 3 Pin Connections

# 3.1 Pinout



Figure 3. CD1030 LQFP-48 Package Pinout

## 3.2 Pin Definitions

Table 2. CD1030 Pin Definitions

| Pin Number        | Pin Name                | Function     | Formal Name                      | Definition                                                                                                                                                  |
|-------------------|-------------------------|--------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 - 3<br>47<br>48 | SP2 - SP4<br>SP0<br>SP1 | Input        | Programmable<br>Switches 0–4     | Switch to programmable input pins (SB or SG)                                                                                                                |
| 4 - 15            | SG0 - SG11              | Input        | Switch-to-Ground<br>Inputs 0–11  | Switch-to-ground input pins                                                                                                                                 |
| 18                | NC1                     | -            | - Not Connect Not connect        |                                                                                                                                                             |
| 19                | GND1                    | Ground       | Ground                           | Ground for logic, analog                                                                                                                                    |
| 20                | WAKE_B                  | Input/Output | Wake-up                          | Open drain wake-up output. Designed to control a power supply enable pin. Input used to allow a wake-up from an external event.                             |
| 21                | NC2                     | -            | Not Connect                      | Not connect                                                                                                                                                 |
| 22 - 30           | SG12 - SG20             | Input        | Switch-to-Ground<br>Inputs 12–20 | Switch-to-ground input pins                                                                                                                                 |
| 31 - 37           | SP5 - SP11              | Input        | Programmable<br>Switches 5–11    | Switch to programmable input pins (SB or SG)                                                                                                                |
| 38                | INT_B                   | Input/Output | Interrupt                        | Open-drain output to MCU. Used to indicate an input switch change of state. Used as an input to allow wake-up from LPM via an external INT_B falling event. |

Table 2. CD1030 Pin Definitions

| Pin Number | Pin Name         | Function                                                                                                 | Formal Name                                                           | Definition                                                                                |
|------------|------------------|----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| 39         | AMUX             | Output                                                                                                   | Analog Multiplex Output                                               | Analog multiplex output.                                                                  |
| 40         | VDDQ             | Input Voltage Drain Supply 3.3 V/5.0 V supply. Sets SPI communication level for the MISO of level buffer |                                                                       | 3.3 V/5.0 V supply. Sets SPI communication level for the MISO driver and I/O level buffer |
| 41         | MISO             | Output/SPI                                                                                               | ut/SPI SPI Slave Out Provides digital data from the CD1030 to the MCU |                                                                                           |
| 44         | MOSI             | Input/SPI SPI Slave In SPI control data input pin from the MCU                                           |                                                                       | SPI control data input pin from the MCU                                                   |
| 45         | SCLK             | Input/SPI                                                                                                | Serial Clock                                                          | SPI control clock input pin                                                               |
| 46         | CS_B             | Input/SPI                                                                                                | Chip Select                                                           | SPI control chip select input pin                                                         |
| 16<br>17   | VBATP1<br>VBATP2 | Power                                                                                                    | Battery Input                                                         | Battery supply input pin. Pin requires external reverse battery protection                |
| 42<br>43   | GND2<br>GND3     | Ground                                                                                                   | Ground                                                                | Ground for logic, analog                                                                  |
| EP         | EP               | Ground                                                                                                   | Exposed Pad                                                           | It is recommended to terminated the exposed pad to GND and system ground.                 |

## 4 General Product Characteristics

## 4.1 Maximum Ratings

### **Table 3. Maximum Ratings**

All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Symbol                                                                                   | Description (Rating)                                                                                                                                                                                                                             | Min  | Max                            | Unit | Notes   |
|------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------------------|------|---------|
| Electrical Ratings                                                                       |                                                                                                                                                                                                                                                  | II.  | 1                              |      | •       |
| VBATP                                                                                    | Battery Voltage                                                                                                                                                                                                                                  | -0.3 | 40                             | V    |         |
| VDDQ                                                                                     | Supply Voltage                                                                                                                                                                                                                                   | -0.3 | 7.0                            | V    |         |
| CS_B, MOSI,<br>MISO, SCLK                                                                | SPI Inputs/Outputs                                                                                                                                                                                                                               | -0.3 | 7.0                            | V    |         |
| SGx, SPx                                                                                 | Switch Input Range                                                                                                                                                                                                                               | -14  | 38                             | V    |         |
| AMUX                                                                                     | AMUX                                                                                                                                                                                                                                             | -0.3 | 7.0                            | V    |         |
| INT_B                                                                                    | INT_B                                                                                                                                                                                                                                            | -0.3 | 7.0                            | V    |         |
| WAKE_B                                                                                   | WAKE_B                                                                                                                                                                                                                                           | -0.3 | 40                             | V    |         |
| V <sub>ESD1-2</sub><br>V <sub>ESD1-3</sub><br>V <sub>ESD2-1</sub><br>V <sub>ESD2-2</sub> | ESD Voltage  Human Body Model (HBM) (VBATP versus GND)  Human Body Model (HBM) (All other pins)  Charge Device Model (CDM) (Corners pins)  Charge Device Model (CDM) (All other pins)                                                            |      | ±4000<br>±2000<br>±750<br>±500 | V    | (2)     |
| V <sub>ESD5-3</sub><br>V <sub>ESD5-4</sub><br>V <sub>ESD6-1</sub><br>V <sub>ESD6-2</sub> | Contact Discharge  • VBATP  • WAKE_B (series resistor 10 k $\Omega$ )  • SGx and SPx pins with 100 nF capacitor (100 $\Omega$ series R) based on external protection performance  • SGx and SPx pins with 47 nF capacitor (50 $\Omega$ series R) |      | ±8000<br>±8000<br>±8000        | V    | (3),(5) |

#### Notes

- 2. ESD testing is performed in accordance AEC Q100, with the Human Body Model (HBM) ( $C_{ZAP}$  = 100 pF,  $R_{ZAP}$  = 1500  $\Omega$ ), the Machine Model (MM) ( $C_{ZAP}$  = 200 pF,  $R_{ZAP}$  = 0  $\Omega$ ), and the Charge Device Model (CDM).
- 3.  $C_{ZAP}$  = 330 pF,  $R_{ZAP}$  = 2.0 k $\Omega$  (Powered and unpowered) /  $C_{ZAP}$  = 150 pF,  $R_{ZAP}$  = 330  $\Omega$  (Unpowered)
- 4.  $C_{ZAP}$  = 150 pF,  $R_{ZAP}$  = 330  $\Omega$  (Unpowered)
- 5. See Table 4 for minimum external component requirements at system level.

#### **Table 4. External Component requirements**

| VBATP Pin                                                                                                           | $C_{BULK}$ = 100 $\mu$ F minimum aluminum electrolytic $C_{BYPASS}$ = 100 nf ±37% minimum ceramic Reverse blocking diode [0.6 V < V <sub>FWD</sub> < 1.0 V) |  |
|---------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| VDDQ Pin  CBULK 10 μF Typical aluminum electrolytic (If required by the application) CBYPASS 100 nF minimum ceramic |                                                                                                                                                             |  |
| SGx/SPx Pins                                                                                                        | 47 nf < $C_{ESD}$ < 100 nF typ ±37% 50 $\Omega$ < $R_{ESD}$ < 100 $\Omega$ typical                                                                          |  |
| Switch Load                                                                                                         | 5.0 Ω < R <sub>SW</sub> < 100 Ω Lumped element, includes wire harness 100 kΩ < R <sub>SW</sub> isolation < ∞                                                |  |
| AMUX Output                                                                                                         | External capacitor at AMUX Output  C <sub>AMUX</sub> = 1.0 nF                                                                                               |  |

## 4.2 Thermal Characteristics

#### Table 5. Thermal Ratings

All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Symbol                           | Description (Rating)                                                   | Min.       | Max.       | Unit | Notes   |
|----------------------------------|------------------------------------------------------------------------|------------|------------|------|---------|
| Thermal Ratings                  | s                                                                      | 1          | l          | l    |         |
| T <sub>A</sub><br>T <sub>J</sub> | Operating Temperature                                                  | -40<br>-40 | 125<br>150 | °C   |         |
| T <sub>STG</sub>                 | Storage Temperature                                                    | -65        | 150        | °C   |         |
| T <sub>PPRT</sub>                | Peak Package Reflow Temperature During Reflow                          | _          | -          | °C   |         |
| Thermal Resista                  | ance                                                                   |            | •          | •    | •       |
| $R_{\ThetaJA}$                   | Junction-to-Ambient, Natural Convection, Single-layer Board  • 48 LQFP |            | 75.4       | °C/W | (6),(7) |
| $R_{\Theta JB}$                  | Junction-to-Board                                                      |            | 13.8       | °C/W | (8)     |
| $R_{\Theta JC}$                  | Junction-to-Case (Bottom)  • 48 LQFP                                   |            | 1.5        | °C/W | (9)     |
| $\Psi_{JT}$                      | Junction-to-Package (Top), Natural convection  • 48 LQFP               |            | 4.7        | °C/W | (10)    |
| Package Dissipa                  | ation Ratings                                                          | <u>.</u>   |            |      |         |
| T <sub>SD</sub>                  | Thermal Shutdown • 48 LQFP                                             | 155        | 185        | °C   |         |
| T <sub>SDH</sub>                 | Thermal Shutdown Hysteresis  • 48 LQFP                                 | 3.0        | 15         | °C   |         |
| Moisture Sensit                  | ivity Level                                                            | <u>.</u>   | •          | •    | •       |
| Moisture                         | Moisture Sensitivity Level per AEC-Q-100                               |            | Level 3    |      |         |

#### Notes

- 6. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.
- 7. Per JEDEC JESD51-2 with natural convection for horizontally oriented board. Board meets JESD51-9 specification for 1s or 2s2p board, respectively.
- 8. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- 9. Thermal resistance between the die and the solder pad on the bottom of the package based on simulation without any interface resistance.
- 10. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT.

# 4.3 Operating Conditions

This section describes the operating conditions of the device. Conditions apply to all the following data, unless otherwise noted.

### **Table 6. Operating Conditions**

All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Symbol                    | Ratings              | Min. | Max. | Unit | Notes |
|---------------------------|----------------------|------|------|------|-------|
| VBATP                     | Battery Voltage      | 4.5  | 36   | V    |       |
| VDDQ                      | Supply Voltage       | 3.0  | 5.25 | V    |       |
| CS_B, MOSI,<br>MISO, SCLK | SPI Inputs / Outputs | 3.0  | 5.25 | V    |       |
| SGx, SPx                  | Switch Input Range   | -1.0 | 36   | V    |       |
| AMUX, INT_B               | AMUX, INT_B          | 0.0  | 5.25 | V    |       |
| WAKE_B                    | WAKE_B               | 0.0  | 36   | V    |       |

# 4.4 Electrical Characteristics

## 4.4.1 Static Electrical Characteristics

**Table 7. Static Electrical Characteristics** 

 $T_A$  = -40 °C to +125 °C, VDDQ = 3.1 V to 5.25 V, VBATP = 6.0 V to 28.0 V, unless otherwise noted.

| Symbol                                                   | Characteristic                                                                                                                                                                                                                          | Min.                        | Тур. | Max.     | Units | Notes     |
|----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|------|----------|-------|-----------|
| ower Input                                               |                                                                                                                                                                                                                                         |                             |      |          |       |           |
| V <sub>BATP(POR)</sub>                                   | VBATP Supply Voltage POR  • VBATP Supply Power on Reset voltage                                                                                                                                                                         | 2.7                         | 3.3  | 3.8      | V     |           |
| V <sub>BATPUV</sub>                                      | VBATP Undervoltage Rising Threshold                                                                                                                                                                                                     | _                           | 4.3  | 4.5      | V     |           |
| V <sub>BATPUVHYS</sub>                                   | VBATP Undervoltage Hysteresis                                                                                                                                                                                                           | 250                         | _    | 500      | mV    |           |
| V <sub>BATPOV</sub>                                      | VBATP Overvoltage Rising Threshold                                                                                                                                                                                                      | 32                          | _    | 37       | V     |           |
| V <sub>BATPOVHYS</sub>                                   | VBATP Overvoltage Hysteresis                                                                                                                                                                                                            | 1.5                         | _    | 3.0      | V     |           |
| I <sub>BAT(on)</sub>                                     | VBATP Supply Current • All switches open, Normal mode, Tri-state disabled all channels                                                                                                                                                  | _                           | 12   | 16       | mA    |           |
| I <sub>BATP,IQ,LPM,P</sub><br>I <sub>BATP,IQ,LPM,F</sub> | <ul> <li>VBATP Low-power Mode Supply Current (polling disabled)</li> <li>Parametric V<sub>BATP</sub>, 6.0 V &lt; V<sub>BATP</sub> &lt; 28 V</li> <li>Functional Low V<sub>BATP</sub>, 4.5 V &lt; V<sub>BATP</sub> &lt; 6.0 V</li> </ul> | _                           | _    | 60<br>60 | μА    | (13)      |
| I <sub>POLLING,IQ</sub>                                  | VBATP Polling Quiescent Current (no load)  • Polling rate = 3.0 ms  • Wake-up enable all channels  • All switches open                                                                                                                  | _                           | _    | 20       | μА    | (11),(12) |
| I <sub>VDDQ,NORMAL</sub>                                 | Normal Mode (I <sub>VDDQ</sub> ) • SCLK, MOSI, WAKE_B = 0 V, CS_B, INT_B = V <sub>DDQ</sub> , no SPI communication, AMUX selected no input                                                                                              | _                           | _    | 500      | μА    |           |
| $I_{VDDQ,LPM}$                                           | Logic Low-power Mode Supply Current  • SCLK, MOSI = 0 V, CS_B, INT_B, WAKE_B = V <sub>DDQ</sub> , no SPI communication                                                                                                                  | _                           | _    | 10       | μΑ    |           |
| VDDQ <sub>UV</sub>                                       | VDDQ Undervoltage Falling Threshold                                                                                                                                                                                                     | 2.2                         | _    | 2.8      | V     |           |
| VDDQ <sub>UVHYS</sub>                                    | VDDQ Undervoltage Hysteresis                                                                                                                                                                                                            | 150                         | _    | 350      | mV    |           |
| V <sub>GNDOFFSET</sub>                                   | Ground Offset  • Ground offset of Global pins to IC ground                                                                                                                                                                              | -1.0                        | _    | 1.0      | V     |           |
| witch Detection                                          | Interface (SG and SP)                                                                                                                                                                                                                   |                             | •    | •        | •     | •         |
| V <sub>ICTHR</sub>                                       | Switch Detection Threshold                                                                                                                                                                                                              | 3.7                         | 4.0  | 4.3      | V     | (19)      |
| V <sub>ICTHRLV</sub>                                     | Switch Detection Threshold Low Battery  • VBATP 4.5 V to 6.0 V                                                                                                                                                                          | 0.55 *<br>V <sub>BATP</sub> | _    | 4.3      | V     |           |
| V <sub>ICTHRLPM</sub>                                    | Switch Detection Threshold Low-power Mode (SG only)                                                                                                                                                                                     | 100                         | _    | 300      | mV    | (20)      |
| V <sub>ICTHRH</sub>                                      | Switch Detection Threshold Hysteresis (4.0 V threshold)                                                                                                                                                                                 | 80                          | _    | 300      | mV    |           |
| V <sub>ICTH2P5</sub>                                     | Input Threshold 2.5 V,  • Used for Comp Only                                                                                                                                                                                            | 2.0                         | 2.5  | 3.0      | V     |           |

 $T_A$  = -40 °C to +125 °C, VDDQ = 3.1 V to 5.25 V, VBATP = 6.0 V to 28.0 V, unless otherwise noted.

| Symbol                    | Characteristic                                                                                                                                                                                                    | Min.                                                        | Тур.                                            | Max.                                                      | Units | Notes      |
|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------|-----------------------------------------------------------|-------|------------|
| Switch to ground          | Input (SG pins)                                                                                                                                                                                                   | 1                                                           | 1                                               | 1                                                         | 1     | 1          |
| I <sub>LEAKSG_GND</sub>   | Leakage to GND • Inputs tri-stated, voltage at SGx = 36 V; VBATP = 0 V                                                                                                                                            | _                                                           | _                                               | 2.0                                                       | μА    |            |
| I <sub>LEAKSG_BAT</sub>   | Leakage to Battery • Inputs tri-stated, voltage at SGx = GND                                                                                                                                                      | _                                                           | _                                               | 2.0                                                       | μА    |            |
| I <sub>SUSSG</sub>        | SG Sustain Current • VBATP 6.0 V to 28 V                                                                                                                                                                          | 1.6                                                         | 2.0                                             | 2.4                                                       | mA    |            |
| I <sub>SUSSGLV</sub>      | SG Sustain Current LV <sup>(14)</sup> • VBATP 4.5 V to 6.0 V                                                                                                                                                      | 1.0                                                         | _                                               | 2.4                                                       | mA    |            |
| I <sub>WETSG</sub>        | Wetting Current Level  • Mode 0 = 2.0 mA  • Mode 1 = 6.0 mA  • Mode 2 = 8.0 mA  • Mode 3 = 10 mA  • Mode 4 = 12 mA  • Mode 5 = 14 mA  • Mode 6 = 16 mA  • Mode 7 = 20 mA                                          | _                                                           | 2.0<br>6.0<br>8.0<br>10<br>12<br>14<br>16<br>20 | _                                                         | mA    |            |
| I <sub>WETSGTOL</sub>     | SG Wetting Current Tolerance • Mode 0 • Mode 1 to 7                                                                                                                                                               | -20<br>-10                                                  |                                                 | 20<br>10                                                  | %     |            |
| Iwetsglv                  | SG Wetting Current Tolerance LV (VBATP 4.5 V to 6.0 V) <sup>(14)</sup> • Mode 0 = 2.0 mA • Mode 1 = 6.0 mA • Mode 2 = 8.0 mA • Mode 3 = 10 mA • Mode 4 = 12 mA • Mode 5 = 14 mA • Mode 6 = 16 mA • Mode 7 = 20 mA | 1.0<br>2.0<br>2.0<br>2.0<br>2.0<br>2.0<br>2.0<br>2.0<br>2.0 | -<br>-<br>-<br>-<br>-<br>-                      | 2.4<br>6.6<br>8.8<br>11.0<br>13.2<br>15.4<br>17.6<br>22.0 | mA    |            |
| I <sub>MATCH(SUS)</sub>   | Sustain Current Matching Between SG Channels                                                                                                                                                                      | _                                                           | _                                               | 10                                                        | %     | (15), (16) |
| I <sub>MATCH(WET)</sub>   | Wetting Current Matching Between SG Channels                                                                                                                                                                      | _                                                           | _                                               | 6.0                                                       | %     | (17), (18) |
| I <sub>ACTIVEPOLLSG</sub> | Low-power Mode Polling Current SG  • VBATP 4.5 V to 28 V                                                                                                                                                          | 0.7                                                         | 1.0                                             | 1.44                                                      | mA    |            |
| Programmable In           | put (SP pins)                                                                                                                                                                                                     | •                                                           |                                                 |                                                           |       |            |
| I <sub>LEAKSP_GND</sub>   | Leakage to GND • Inputs tri-stated, voltage at SPx = 36 V; VBATP = 0 V                                                                                                                                            | _                                                           | _                                               | 2.0                                                       | μА    |            |
| I <sub>LEAKSP_BAT</sub>   | Leakage to Battery Inputs tri-stated, voltage at SPx = GND                                                                                                                                                        | _                                                           | _                                               | 2.0                                                       | μА    |            |
| I <sub>SUSSP</sub>        | SP Sustain current (VBATP 6.0 V to 28 V)  • SP programmed as SG  • SP programmed as SB                                                                                                                            | 1.6<br>1.75                                                 | 2.0<br>2.2                                      | 2.4<br>2.85                                               | mA    |            |
| I <sub>SUSSPLV</sub>      | SP Sustain current - LV (VBATP 4.5 V to 6.0 V) • SP programmed as SG                                                                                                                                              | 1.0                                                         | _                                               | 2.4                                                       | mA    | (14)       |
| I <sub>WET0SP</sub>       | Wetting Current Level Mode 0                                                                                                                                                                                      |                                                             | 2.0<br>2.2                                      | _                                                         | mA    |            |

 $T_A$  = -40 °C to +125 °C, VDDQ = 3.1 V to 5.25 V, VBATP = 6.0 V to 28.0 V, unless otherwise noted.

| Symbol                               | Characteristic                                                                                                                                                                                                                                                                                                               | Min.                                                 | Тур.                                     | Max.                                                      | Units   | Notes      |
|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|------------------------------------------|-----------------------------------------------------------|---------|------------|
| Programmable In                      | put (SP pins) (Continued)                                                                                                                                                                                                                                                                                                    |                                                      |                                          |                                                           |         | •          |
| I <sub>WETSP</sub>                   | Wetting Current Level (SG & SB)  • Mode 1 = 6.0 mA  • Mode 2 = 8.0 mA  • Mode 3 = 10 mA  • Mode 4 = 12 mA  • Mode 5 = 14 mA  • Mode 6 = 16 mA  • Mode 7 = 20 mA                                                                                                                                                              | _                                                    | 6.0<br>8.0<br>10<br>12<br>14<br>16<br>20 | _                                                         | mA      |            |
| I <sub>WETSPTOL</sub>                | Wetting Current Tolerance SG/SB Mode 0 SG Mode 1 to 7 SB Mode 1 to 7                                                                                                                                                                                                                                                         | -20<br>-10<br>-20                                    | _<br>_<br>_                              | 20<br>10<br>20                                            | %       |            |
| I <sub>WETSPLV</sub>                 | Wetting Current Tolerance - LV (VBATP 4.5 V to 6.0 V) (SG configuration)  • Mode 0 = 2.0 mA  • Mode 1 = 6.0 mA  • Mode 2 = 8.0 mA  • Mode 3 = 10 mA  • Mode 4 = 12 mA  • Mode 5 = 14 mA  • Mode 6 = 16 mA  • Mode 7 = 20 mA  Wetting Current Tolerance - LV (VBATP 4.5 V to 6.0 V) (SB configuration)  • Mode 0 to 7 = 20 mA | 1.0<br>2.0<br>2.0<br>2.0<br>2.0<br>2.0<br>2.0<br>2.0 | -<br>-<br>-<br>-<br>-<br>-               | 2.4<br>6.6<br>8.8<br>11.0<br>13.2<br>15.4<br>17.6<br>22.0 | mA<br>% | (14)       |
| I <sub>MATCHSUSSP</sub>              | Sustain Current Matching Between SP Channels                                                                                                                                                                                                                                                                                 | _                                                    | _                                        | 10                                                        | %       | (15), (16) |
| I <sub>MATCHWETSP</sub>              | Wetting Current Matching Between SP Channels                                                                                                                                                                                                                                                                                 | _                                                    | _                                        | 6.0                                                       | %       | (17), (18) |
| IACTIVEPOLLSP                        | Low-power Mode Polling Current  SP programmed as SG SP Programmed as SB                                                                                                                                                                                                                                                      | 0.7<br>1.75                                          | 1.0<br>2.2                               | 1.44<br>2.85                                              | mA      |            |
| Digital Interface                    |                                                                                                                                                                                                                                                                                                                              |                                                      |                                          |                                                           |         |            |
| I <sub>HZ</sub>                      | Tri-state Leakage Current (MISO) • VDDQ = 0.0 to V <sub>DDQ</sub>                                                                                                                                                                                                                                                            | -2.0                                                 | _                                        | 2.0                                                       | μA      |            |
| V <sub>INLOGIC</sub>                 | Input Logic Voltage Thresholds • SI, SCLK, CS_B, INT_B                                                                                                                                                                                                                                                                       | V <sub>DDQ</sub> * 0.25                              | _                                        | V <sub>DDQ</sub> * 0.7                                    | ٧       |            |
| V <sub>INLOGICHYS</sub>              | Input Logic Hysteresis • SI, SCLK, CS_B, INT_B                                                                                                                                                                                                                                                                               | 300                                                  | _                                        | _                                                         | mV      |            |
| V <sub>INLOGICWAKE</sub>             | Input Logic Voltage Threshold WAKE_B                                                                                                                                                                                                                                                                                         | 0.8                                                  | 1.25                                     | 1.7                                                       | V       |            |
| V <sub>INWAKE_BHYS</sub>             | Input Logic Voltage Hysteresis WAKE_B                                                                                                                                                                                                                                                                                        | 200                                                  | _                                        | 800                                                       | mV      |            |
| I <sub>SCLK,</sub> I <sub>MOSI</sub> | SCLK / MOSI Input Current • SCLK / MOSI = 0 V                                                                                                                                                                                                                                                                                | -3.0                                                 | _                                        | 3.0                                                       | μA      |            |
| I <sub>SCLK,</sub> I <sub>MOSI</sub> | SCLK / MOSI Pull-down Current • SCLK / MOSI = V <sub>DDQ</sub>                                                                                                                                                                                                                                                               | 30                                                   | _                                        | 100                                                       | μΑ      |            |
| I <sub>CS_BH</sub>                   | CS_B Input Current • CS_B = V <sub>DDQ</sub>                                                                                                                                                                                                                                                                                 | -10                                                  | _                                        | 10                                                        | μA      |            |
| R <sub>CS_BL</sub>                   | CS_B Pull-up Resistor to VDDQ • CS_B = 0.0 V                                                                                                                                                                                                                                                                                 | 40                                                   | 125                                      | 270                                                       | kΩ      |            |

 $T_A$  = -40 °C to +125 °C, VDDQ = 3.1 V to 5.25 V, VBATP = 6.0 V to 28.0 V, unless otherwise noted.

| Symbol                   | Characteristic                                                                                                          | Min.                   | Тур. | Max.             | Units | Notes |
|--------------------------|-------------------------------------------------------------------------------------------------------------------------|------------------------|------|------------------|-------|-------|
| Digital Interface (0     | Continued)                                                                                                              | · '                    |      | •                | •     |       |
| V <sub>OHMISO</sub>      | MISO High-side Output Voltage • I <sub>OHMISO</sub> = -1.0 mA                                                           | V <sub>DDQ</sub> - 0.8 | _    | V <sub>DDQ</sub> | V     |       |
| V <sub>OLMISO</sub>      | MISO Low-side Output Voltage • I <sub>OLMISO</sub> = 1.0 mA                                                             | _                      | _    | 0.4              | V     |       |
| C <sub>IN</sub>          | Input Capacitance on SCLK, MOSI, Tri-state MISO (GBD)                                                                   | _                      | _    | 20               | pF    |       |
| Analog MUX Outp          | out                                                                                                                     |                        |      |                  |       |       |
| V <sub>OFFSET</sub>      | Input Offset Voltage When Selected as Analog                                                                            | -15                    | _    | 15               | mV    |       |
| V <sub>OLAMUX</sub>      | Analog Operational Amplifier Low Output Voltage • Sink 1.0 mA                                                           | _                      | _    | 50               | mV    |       |
| V <sub>OHAMUX</sub>      | Analog Operational Amplifier High Output Voltage • Source 1.0 mA                                                        | V <sub>DDQ</sub> – 0.1 | _    | _                | V     |       |
| AMUX Selectable          | Outputs                                                                                                                 | •                      |      |                  | •     |       |
| Temp-Coeff               | Chip Temperature Sensor Coefficient                                                                                     | _                      | 8.0  | _                | mV/°C |       |
| V <sub>BATSNSACC</sub>   | Battery Sense (SG5 config) Accuracy  • Battery voltage (SG5 input) divided by 6  • Accuracy over full temperature range | -5.0                   | _    | 5.0              | %     |       |
| V <sub>BATSNSDIV</sub>   | Divider By 6 coefficient accuracy • Offset over operating voltage range (VBATP = 6.0 V to 28 V)                         | -3.0                   | _    | 3.0              | %     | (21)  |
| INT_B                    |                                                                                                                         |                        |      |                  |       |       |
| V <sub>OLINT</sub>       | INT_B Output Low Voltage  • I <sub>OUT</sub> = 1.0 mA                                                                   | _                      | 0.2  | 0.5              | V     |       |
| V <sub>OHINT</sub>       | INT_B Output High Voltage • INT_B = Open-circuit                                                                        | V <sub>DDQ</sub> – 0.5 | _    | $V_{DDQ}$        | V     |       |
| R <sub>PU</sub>          | Pull-up Resistor to VDDQ                                                                                                | 40                     | 125  | 270              | kΩ    |       |
| I <sub>LEAKINT_B</sub>   | Leakage Current INT_B • INT_B pulled up to VDDQ                                                                         | _                      | _    | 1.0              | μΑ    |       |
| Temperature Limi         | t                                                                                                                       |                        |      |                  |       |       |
| t <sub>FLAG</sub>        | Temperature Warning • First flag to trip                                                                                | 105                    | 120  | 135              | °C    |       |
| t <sub>LIM</sub>         | Temperature Monitor                                                                                                     | 155                    | _    | 185              | °C    | (22)  |
| t <sub>LIM(HYS)</sub>    | Temperature Monitor Hysteresis                                                                                          | 5.0                    | _    | 15               | °C    | (22)  |
| WAKE_B                   |                                                                                                                         | -                      |      |                  | •     |       |
| R <sub>WAKE_B(RPU)</sub> | WAKE_B Internal pull-up Resistor to VDDQ                                                                                | 40                     | 125  | 270              | kΩ    |       |
| V <sub>WAKE_B(VOH)</sub> | WAKE_B Voltage High • WAKE_B = Open-circuit                                                                             | V <sub>DDQ</sub> -1.0  | _    | V <sub>DDQ</sub> | V     |       |
| V <sub>WAKE_B(VOL)</sub> | WAKE_B Voltage Low • WAKE_B = 1.0 mA (R <sub>PU</sub> to V <sub>BATP</sub> = 16 V)                                      | _                      | _    | 0.4              | V     |       |

 $T_A$  = -40 °C to +125 °C, VDDQ = 3.1 V to 5.25 V, VBATP = 6.0 V to 28.0 V, unless otherwise noted.

| Symbol                  | Characteristic                                                              | Min. | Тур. | Max. | Units | Notes |
|-------------------------|-----------------------------------------------------------------------------|------|------|------|-------|-------|
| I <sub>WAKE_BLEAK</sub> | WAKE_B Leakage • WAKE_B pulled up to V <sub>BATP</sub> = 16 V through 10 kΩ | _    | _    | 1.0  | μΑ    |       |

#### Notes

- 11. Guaranteed by design
- 12. Polling quiescent current refers to the additional current in low-power mode due to the polling mechanism without any loading. I<sub>POLLING,IQ</sub> depends directly on the Polling rate and it increases as the polling pulse is more frequent. Worst case scenario is polling rate = 3.0 ms, with all channels set to wake-up enable.
- 13. Total maximum quiescent current with polling enabled in LPM is given by I<sub>BATP,LPM,IQ</sub> + I<sub>POLLING,IQ</sub>
- 14. During low voltage range operation SG wetting current may be limited when there is not enough headroom between VBATP and SG pin voltage.
- 15. (I<sub>SUS(MAX)</sub>- I<sub>SUS(MIN)</sub>) X 100/I<sub>SUS(MIN)</sub>
- 16. Sustain current source (SGs only)
- 17. (I<sub>WET(MAX)</sub> I<sub>WET(MIN)</sub>) X 100/I<sub>WET(MIN)</sub>
- 18. Wetting current source (SGs only)
- 19. The input comparator threshold decreases when  $V_{BATP} \le 6.0 \text{ V}$ .
- 20. SP (as SB) only use the 4.0 V  $V_{\text{ICTHR}}$  for LPM wake-up detection.
- 21. Calibration of divider ratio can be done at V<sub>BAT</sub> = 12 V, 25 °C to achieve a higher accuracy. See Figure 4 for AMUX offset linearity waveform through the operating voltage range.
- 22. Guaranteed by characterization in the development phase, parameter not tested.

# 4.4.2 Dynamic Electrical Characteristics

### **Table 8. Dynamic Electrical Characteristics**

 $T_A$  = -40 °C to +125 °C. VDDQ = 3.1 V to 5.25 V, VBATP = 4.5 V to 28 V, unless otherwise specified. SPI timing is performed with a 100 pF load on MISO, unless otherwise noted.

| Symbol                     | Parameter                                                                                                           |             | Тур.      | Max.        | Units    | Notes |
|----------------------------|---------------------------------------------------------------------------------------------------------------------|-------------|-----------|-------------|----------|-------|
| General                    |                                                                                                                     | I           | 1         | I           | <u>I</u> |       |
| t <sub>ACTIVE</sub>        | POR to Active time • Undervoltage to Normal mode                                                                    | 250         | 340       | 450         | μs       |       |
| Oscillator                 |                                                                                                                     |             |           |             |          |       |
| OSC <sub>TOLNOR</sub>      | Oscillator Tolerance Normal Mode at 4.0 MHz                                                                         | -15         | _         | 15          | %        |       |
| OSC <sub>TOLLPM</sub>      | Oscillator Tolerance at 192 kHz in Low-power Mode                                                                   | -15         | _         | 15          | %        |       |
| Switch Input               |                                                                                                                     |             |           |             |          |       |
| t <sub>PULSE(ON)</sub>     | Pulse Wetting Current Timer • Normal mode                                                                           | 17          | 20        | 23          | ms       |       |
| t <sub>INT-DLY</sub>       | Interrupt Delay Time • Normal mode                                                                                  | _           | _         | 18.5        | μs       |       |
| t <sub>POLLING_TIMER</sub> | Polling Timer Accuracy • Low-power mode                                                                             | _           | _         | 15          | %        |       |
| t <sub>INT-TIMER</sub>     | Interrupt Timer Accuracy  • Low-power mode                                                                          | _           | _         | 15          | %        |       |
| t <sub>ACTIVEPOLLSG</sub>  | Tactivepoll Timer SG                                                                                                | 49.5        | 58        | 66.5        | μs       |       |
| t <sub>ACTIVEPOLLSB</sub>  | Tactivepoll Timer SB  • SBPOLLTIME=0  • SBPOLLTIME=1                                                                | 1.0<br>49.5 | 1.2<br>58 | 1.4<br>66.5 | ms<br>μs |       |
| t <sub>GLITCHTIMER</sub>   | Input Glitch Filter Timer  • Normal mode                                                                            | 5.0         | _         | 18          | μs       |       |
| <sup>t</sup> DEBOUNCE      | LPM Debounce Additional Time  • Low-power mode                                                                      | 1.0         | 1.2       | 1.4         | ms       |       |
| AMUX Output                |                                                                                                                     | <u> </u>    |           | l           | l        | JI.   |
| AMUX <sub>VALID</sub>      | AMUX Access Time (Selected Output to Selected Output)  • C <sub>MUX</sub> = 1.0 nF, Rising edge of CS_B to selected | _           | (24)      | _           | μs       |       |
| AMUX <sub>VALIDTS</sub>    | AMUX Access Time (Tristate to ON) • C <sub>MUX</sub> = 1.0 nF, Rising edge of CS_B to selected                      | _           | _         | 20          | μs       |       |
| Interrupt                  |                                                                                                                     |             |           |             |          | ı     |
| INT <sub>PULSE</sub>       | Interrupt Pulse Duration • Interrupt occurs or INT_B request                                                        | 90          | 100       | 110         | μѕ       |       |
| SPI Interface              |                                                                                                                     | <u> </u>    |           | l           | l        |       |
| f <sub>OP</sub>            | Transfer Frequency                                                                                                  | _           | _         | 8.0         | MHz      |       |
| t <sub>SCK</sub>           | SCLK Period • Figure 7 - 1                                                                                          | 160         | _         | _           | ns       |       |
| t <sub>LEAD</sub>          | Enable Lead Time • Figure 7 - 2                                                                                     | 140         | _         | _           | ns       |       |
| t <sub>LAG</sub>           | Enable Lag Time • Figure 7 - 3                                                                                      | 50          | _         | _           | ns       |       |
| t <sub>SCKHS</sub>         | SCLK High Time • Figure 7 - 4                                                                                       | 56          | _         | _           | ns       |       |

 $T_A$  = -40 °C to +125 °C. VDDQ = 3.1 V to 5.25 V, VBATP = 4.5 V to 28 V, unless otherwise specified. SPI timing is performed with a 100 pF load on MISO, unless otherwise noted.

| Symbol             | Parameter                                              | Min. | Тур. | Max. | Units | Notes |
|--------------------|--------------------------------------------------------|------|------|------|-------|-------|
| SPI Interface (Co  | ontinued)                                              |      | 1    | l    | L     |       |
| t <sub>SCKLS</sub> | SCLK Low Time • Figure 7 - 5                           | 56   | _    | _    | ns    |       |
| t <sub>SUS</sub>   | MOSI Input Setup Time • Figure 7 - 6                   | 16   | _    | _    | ns    |       |
| t <sub>HS</sub>    | MOSI Input Hold Time • Figure 7 - 7                    | 20   | _    | _    | ns    |       |
| t <sub>A</sub>     | MISO Access Time • Figure 7 - 8                        | _    | _    | 116  | ns    |       |
| t <sub>DIS</sub>   | MISO Disable Time <sup>(23)</sup> • Figure 7 - 9       | _    | _    | 100  | ns    |       |
| t <sub>VS</sub>    | MISO Output Valid Time • Figure 7 - 10                 | _    | _    | 116  | ns    |       |
| t <sub>HO</sub>    | MISO Output Hold Time (No cap on MISO) • Figure 7 - 11 | 20   | _    | _    | ns    |       |
| t <sub>RO</sub>    | Rise Time • Figure 7 - 12                              | _    | _    | 30   | ns    | (23)  |
| t <sub>FO</sub>    | Fall Time • Figure 7 - 13                              | _    | _    | 30   | ns    | (23)  |
| t <sub>CSN</sub>   | CS_B Negated Time • Figure 7 - 14                      | 500  | _    | _    | ns    |       |

#### Notes

- 23. Guaranteed by characterization.
- 24. AMUX settling time to be within the 10 mV offset specification. AMUX<sub>VALID</sub> is dependant of the voltage step applied on the input SGx/SPx pin or the difference between the first and second channel selected as the multiplexed analog output. See Figure 9 for a typical AMUX access time VS voltage step waveform.



Figure 4. Divide by 6 Coefficient Accuracy



Figure 5. Glitch Filter and Interrupt Delay Timers



Figure 6. Interrupt Pulse Timer



Figure 7. SPI Timing Diagram



Figure 8. MISO Loading for Disable Time Measurement



Figure 9. AMUX Access Time Waveform

# 5 General Description

The CD1030 is designed to detect the closing and opening of up to 33 switch contacts. The switch status, either open or closed, is transferred to the microprocessor unit (MCU) through a serial peripheral interface (SPI). Individually selectable input currents are available in Normal and Low-power (LPM) modes, as needed for the application.

It also features a 35-to-1 analog multiplexer for reading inputs as analog. The analog input signal is buffered and provided on the AMUX output pin for the MCU to read. A battery and temperature monitor are included in the IC and available via the AMUX pin.

The CD1030 device has two modes of operation, Normal and Low-power mode (LPM). Normal mode allows programming of the device and supplies switch contacts with pull-up or pull-down current as it monitors the change of state of switches. The LPM provides low quiescent current, which makes the CD1030 ideal for automotive and industrial products requiring low sleep-state currents.

### 5.1 Features

- Fully functional operation from 4.5 V to 36 V
- Full parametric operation from 6.0 V to 28 V
- Low-power mode current I<sub>BATP</sub> = 50 μA and I<sub>DDQ</sub> = 10 μA
- 33 Switch detection channels
  - 21 Switch-to-Ground (SG) inputs with configurable pull-up current sources
  - 12 Programmable switch (SP) inputs
    - Switch-to-Ground (SG) or Switch-to-Battery (SB)
  - Operating switch input voltage range from -1.0 V to 36 V
  - Selectable wetting current (2.0, 6.0, 8.0, 10, 12, 14, 16, or 20 mA)
  - Programmable wetting operation (Pulse or Continuous)
  - Selectable wake-up on change of state
- 35 to 1 Analog Multiplexer
  - Buffered AMUX output from SG/SP channels
  - Integrated divider by six on SG5 for battery voltage sensing
  - · Integrated die temperature sensing through AMUX output
  - Optional two or three pin hardwire AMUX selection
- · Active interrupt (INT B) on switch's change of state
- Direct MCU Interface through 3.3 V / 5.0 V SPI protocol

# 5.2 Functional Block Diagram



Figure 10. Functional Block Diagram

# 6 General IC Functional Description

The CD1030 device interacts with many connections outside the module and near the end user. The IC detects changes in switch state and reports the information to the MCU via the SPI protocol. The input pins generally connected to switches located outside the module and in proximity to battery in car harnesses. Consequently, the IC must have some external protection including an ESD capacitor and series resistors, to ensure the energy from the various pulses are limited at the IC.

The IC requires a blocking diode be used on the VBATP pin to protect from a reverse battery condition. The inputs are capable of surviving reverse battery without a blocking diode and also contain an internal blocking diode from the input to the power supply ( $V_{BATP}$ ). This ensures there is no back feeding of voltage/current into the IC, when the voltage on the input is higher than the VBATP pin.

## 6.1 Battery Voltage Ranges

The CD1030 device operates from  $4.5 \text{ V} \le \text{V}_{\text{BATP}} \le 36 \text{ V}$  and is capable of withstanding up to 40 V. The IC operates functionally from  $4.5 \text{ V} < \text{V}_{\text{BATP}} < 6.0 \text{ V}$ , but with degraded parametrics values. Voltages in excess of 40 V must be clamped externally to protect the IC from destruction. The VBATP pin must be isolated from the main battery node by a diode.

### 6.1.1 Load Dump (Overvoltage)

During load dump the CD1030 operates properly up to the  $V_{BATP}$  overvoltage. Voltages greater than load dump (~32 V) causes the current sources to be limited to ~2.0 mA, but the register values are maintained. Upon leaving this overvoltage condition, the original setup is returned and normal operation begins again.

## 6.1.2 Jump Start (Double Battery)

During a jump start (double battery) condition, the device must functions normally and meets all the specified parametric values. No internal faults are set and no abnormal operation noted as a result of operating in this range.

## 6.1.3 Normal Battery Range

The normal voltage range is fully functional with all parametrics in the given specification.

## 6.1.4 Low Voltage Range (Degraded Parametrics)

In the  $V_{BATP}$  range between 4.5 V to 6.0 V the CD1030 functions normally, but has some degraded parametric values. The SPI functions normally with no false reporting. The degraded parameters are noted in Table 7 and Table 8. During this condition, the input comparator threshold is reduced from 4.0 V and remain ratiometrically adjusted, according to the battery level.

## 6.1.5 Undervoltage Lockout

During undervoltage lockout, the MISO output is tri-stated to avoid any data from being transmitted from the CD1030. Any CS\_B pulses are ignored in this voltage range. If the battery enters this range at any point (even during a SPI word), the CD1030 ignores the word and enters lockout mode. A SPI bit register is available to notify the MCU the CD1030 has seen an undervoltage lockout condition, once the battery is high enough to leave this range. During this mode, the input comparator and current sources are turned off.

## 6.1.6 Power On Reset (POR) Activated

The Power on Reset is activated when the VBATP is within the 2.7 V to 3.8 V range. The CD1030 is initialized in undervoltage lockout after the POR is de-asserted. A SPI bit in the device configuration register is used to note a POR occurrence, all SPI registers are reset to the default values, and SPI operation is disabled.

## 6.1.7 No Operation

The device does not function and no switch detection is possible.



Figure 11. Battery Voltage Range

## 6.2 Power Sequencing Conditions

The chip uses two supplies as inputs into the device for various usage. These pins are VBATP and VDDQ. The VBATP pin is the power supply for the chip where the internal supplies are generated and power supply for the SG circuits. The VDDQ pin is used for the I/O buffer supply to talk to the MCU or other logic level devices, as well as AMUX. The INT\_B pin is held low upon POR until the IC is ready to operate and communicate. Power can be applied in various ways to the CD1030 and the following conditions are possible.

## 6.2.1 V<sub>BATP</sub> Before V<sub>DDQ</sub>

The normal condition for operation is the application of  $V_{BATP}$  and then  $V_{DDQ}$ . The chip operates logically in the default state, but without the ability to drive logic pins. When the  $V_{DDQ}$  supply is available, the chip is able to communicate correctly. The IC maintains its logical state (register settings) with functional behavior consistent with the logical state. No SPI communications can occur.

# 6.2.2 V<sub>DDQ</sub> Before V<sub>BATP</sub>

In some cases, the  $V_{DDQ}$  supply may be available before the  $V_{BATP}$  supply is ready. There is no back feeding current into the VDDQ pin which could potentially turn on the device into an unknown state, in this scenario. VDDQ is isolated from VBATP circuits and the device is off until  $V_{BATP}$  is applied. When  $V_{BATP}$  is available the device powers up the internal rails and logic within  $t_{ACTIVE}$  time. Communication is undefined until the  $t_{ACTIVE}$  time and becomes available after this time frame.

# 6.2.3 V<sub>BATP</sub> Okay, V<sub>DDQ</sub> Lost

After power up, it is possible the V<sub>DDQ</sub> may turn off or be lost. In this case, the chip remains in the current state, but is not able to communicate. After the VDDQ pin is available again, the chip is ready to communicate.

## 6.2.4 V<sub>DDQ</sub> Okay, V<sub>BATP</sub> Lost

After power up, the V<sub>BATP</sub> supply could be lost. The operation is consistent as when V<sub>DDO</sub> is available before V<sub>BATP</sub>.



Figure 12. VDDQ Power Up First



Figure 13. VBATP Power Up First



Figure 14. Battery Crank Profile

# 6.3 Low-power Mode Operation

Low-power mode (LPM) is used to reduce system quiescent currents. LPM can be entered only by sending the Enter Low-power mode command. All register settings programmed in Normal mode are maintained while in LPM.

The CD1030 exits LPM and enters Normal mode when any of the following events occur:

- Input switch change of state (when enabled)
- · Interrupt timer expire
- Falling edge of WAKE\_B (as set by the device configuration register)
- Falling edge of INT\_B (with V<sub>DDQ</sub> = 5.0 V)
- Falling edge of CS\_B (with V<sub>DDQ</sub> = 5.0 V)
- Power-ON Reset (POR)

The  $V_{DDQ}$  supply may be removed from the device during LPM, however removing  $V_{DDQ}$  from the device disables a wake-up from falling edge of INT\_B and CS\_B. The IC checks the status of  $V_{DDQ}$  after a falling edge of WAKE\_B (as selected in the device configuration register), INT\_B and CS\_B. If  $V_{DDQ}$  is low, the IC returns to LPM and does not report a Wake event. If  $V_{DDQ}$  is high, the IC wakes up and reports the Wake event. In cases where CS\_B is used to wake the device, the first MISO data message is not valid.

The LPM command contains settings for two programmable registers: the interrupt timer and the polling timer, as shown in Table 30. The interrupt timer is used as a periodic wake-up timer. When the timer expires, an interrupt is generated and the device enters Normal mode. The polling timer is used periodically to poll the inputs during Low-power mode to check for change of states. The  $t_{ACTIVEPOLL}$  time is the length of time the part is active during the polling timer to check for change of state. The polling pulse is set at 1.0 mA for SG channels and 2.0 mA for SB channels. If a switch closure is detected during the low-power mode, the CD1030 detects the change of state and starts providing the sustain current (2.0 mA) for about 416  $\mu$ s until the device returns to the Normal mode (WAKE\_B pulled low). Once in Normal mode, the input channel keeps supplying the sustain current (2.0 mA) for 270  $\mu$ s more and then forces the corresponding wetting current. This mechanism protects against excessive inrush current, when the input capacitors discharge during the long polling cycles, and need to be recharged all at once upon waking up from the LPM.

The Low-power mode voltage threshold allows the user to determine the noise immunity versus lower current levels that polling allows. Figure 16 shows the polling operation.

When polling and Interrupt timer coincide, the Interrupt timer wakes the device and the polling does not occur. When an input is determined to meet the Open condition (when entering LPM), yet while Open (on polling event), the chip does not continue the polling event for this input(s) to lower current in the chip.



Figure 15. Low-power Mode Polling Check



Figure 16. Low-power Mode Typical Timing



Figure 17. Low-power Mode to Normal Mode Operation

# 7 Functional Block Description

### 7.1 State Machine



Figure 18. CD1030 State Diagram

After power up, the IC enters into the device state machine, as illustrated in Figure 18. The voltage on VBATP begins to power the internal oscillators and regulator supplies. The POR is based on the internal 2.5 V digital core rail. When the internal logic regulator reaches approximately 1.8 V (typically 3.3 V on the VBATP node), the IC enters into the UV range. Below the POR threshold, the IC is in RESET mode where no activity occurs.

# 7.1.1 UV: Undervoltage Lockout

After the POR circuit has reset the logic, the IC is in undervoltage. In this state, the IC remembers all register conditions, but is in a lockout mode, where no SPI communication is allowed. AMUX is inactive and the current sources are off. The user does not receive a valid response from the MISO, as it is disabled in this state. The chip oscillators (4.0 MHz for most normal mode activities, 192 kHz for LPM, and limited normal mode functions) are turned on in the UV state. The chip moves to the Read fuses state when the  $V_{BATP}$  voltage rises above the UV threshold (~4.3 V rising). The internal fuses read in approximately 50  $\mu$ s and the chip enters the Normal mode.

### 7.1.2 Normal Mode

In Normal mode, the chip operates as selected in the available registers. Any command may be loaded in Normal mode, although not all (Low-power mode) registers are used in the Normal mode. All the LPM registers must be programmed in Normal mode, as the SPI is not active in LPM. The Normal mode of the chip is used to operate AMUX, communicate via the SPI, Interrupt the IC, wetting and sustain currents, as well as the thresholds available to use. The WAKE\_B pin is asserted (low) in Normal mode and can be used to enable a power supply (ENABLE\_B). Various fault detections are available in this mode including over voltage, overtemperature, thermal warning, SPI errors, and Hash faults.

## 7.1.3 Low-power Mode

When the user needs to lower the IC current consumption, a Low-power mode is used. The only method to enter LPM is through a SPI word. After the chip is in Low-power mode, the majority of circuitry is turned off including most power rails, the 4.0 MHz oscillator, and all the fault detection circuits. This mode is the lowest current consumption mode on the chip. If a fault occurs while the chip is in this mode, the chip does not see or register the fault (does not report via the SPI when awakened). Some items may wake the IC in this mode, including the interrupt timer, falling edge of INT\_B, CS\_B, or WAKE\_B (configurable), or a comparator only mode switch detection.

## 7.1.4 Polling Mode

The CD1030 uses a polling mode, which periodically (selectable in LPM config register) interrogates the input pins to determine in what state the pins are, and decide if there was a change of state from when the chip was in Normal mode. There are various configurations for this mode, allowing the user greater flexibility in operation. This mode uses the current sources to pull-up (SG) or down (SB) to determine if a switch is open or closed. More information is available on section 6.3, Low-power Mode Operation, page 24.

In the case of a low  $V_{BATP}$ , the polling pauses and waits until the  $V_{BATP}$  rises out of UV or a POR occurs. The pause of the polling ensures all of the internal rails, currents, and thresholds are up at the required levels to accurately detect open or closed switches. The chip does not wake-up in this condition and simply waits for the  $V_{BATP}$  voltage to rise or cause a POR.

After the polling ends, the chip either returns to the Low-power mode, or enters Normal mode when a wake event was detected. Other events may wake the chip as well, such as the falling edge of CS\_B, INT\_B, or WAKE\_B (configurable). A comparator only mode switch detection is always on in LPM or Polling mode, so a change of state for those inputs would effectively wake the IC in Polling mode as well. If the wake-up enable bits are disabled on all channels (SG and SP), the device does not wake-up with a change of state on any of the input pins. In this case, the device disables the polling timer to allow the lowest current consumption during Low-power mode.

## 7.2 Input Functional Block

The SGx pins are switch-to-ground inputs only (pull-up current sources). The SPx pins are configurable as either switch to ground or switch to battery (pull-up current source or pull-down current sink). The input is compared with a 4.0 V (input comparator threshold) reference. Voltages greater than the input comparator threshold value are considered open for SG pins and closed for SB configuration. Voltages less than the input comparator threshold value are considered closed for SG pins and open for the SB configurations.

Programming features are defined in section 7.9, SPI Control Register Definition, page 35 of this datasheet. The input comparator has hysteresis with the thresholds based on the closing of the switch (falling on SG, rising on SB). The user must take care to keep power conditions within acceptable limits (package is capable of 2.0 W). Using many of the inputs with continuous wetting current levels causes overheating of the IC and may cause an overtemperature (OT) event to occur.



Figure 19. SG Block diagram



Figure 20. SP Block diagram

### 7.3 Oscillator and Timer Control Functional Block

Two oscillators are generated in this block. A 4.0 MHz clock is used in Normal mode only, as well as a Low-power mode 192 kHz clock, which is on all the time. All timers are generated from these oscillators. The oscillator accuracy is 15% for both, the 4.0 MHz clock and the 192 kHz clock. No calibration is needed and the accuracy is overvoltage and temperature. The timers in Low-power mode are generated from a base timer such that all timers coincide with other times. When polling and Interrupt timer coincide, the Interrupt timer wakes the device and the polling does not occur.

## 7.4 Temperature Monitor and Control Functional Block

The device has multiple thermal limit ( $t_{LIM}$ ) cells to detect thermal excursions in excess of 155 °C. The  $t_{LIM}$  cells from various locations on the IC are logically ORed together and communicated to the MCU as one  $t_{LIM}$  fault. When the  $t_{LIM}$  value is detected, the wetting current is lowered to 2.0 mA until the temperature has decreased beyond the  $t_{LIM(HYS)}$  value (the sustain current remains on or as selected). A hysteresis value of 15 °C exists to keep the device from cycling. A thermal flag also exists to alert the system to increasing temperature. The thermal flag is set at a typical value of 120 °C.

### 7.5 WAKE B Control Functional Block

The WAKE\_B functions as an input (wake-up) or an output (open drain) pin. In Normal mode, the WAKE\_B pin is low. In Low-power mode, the WAKE\_B pin is pulled high. The WAKE\_B pin has an internal pull-up to the  $V_{DDQ}$  supply, with an internal series diode to allow an external pull-up to  $V_{BATP}$ , if the specific application requires it.

As an input, with  $V_{DDQ}$  present, when the device is in Low-power mode and WAKE\_B is pulled high (internally or externally), a falling edge of the WAKE\_B pin brings the CD1030 into Normal mode. In Low-power mode, if  $V_{DDQ}$  goes low, the WAKE\_B  $V_{DDQ}$  check bit in the Device Configuration Register can be used to ignore or allow a wake-up event upon a falling edge of the WAKE\_B pin. Setting the WAKE\_B  $V_{DDQ}$  check bit to 0, ignores the falling edge of WAKE\_B when  $V_{DDQ}$  is low. Setting the WAKE\_B  $V_{DDQ}$  check to 1, allows the WAKE\_B falling edge to wake-up the device and go into Normal mode regardless of the status of VDDQ. This allows the user to pull the WAKE\_B pin up to  $V_{BATP}$  so it can be used in a setup in which  $V_{DDQ}$  is supposed to shut down during Low-power mode.

As an output, WAKE\_B pin can drive either an MCU input or the EnableB of a regulator (possibly for  $V_{DDQ}$ ). WAKE\_B is driven LOW during Normal mode regardless of the state of  $V_{DDQ}$ . When the CD1030 is in LPM, the WAKE\_B pin is released and is expected to be pulled up internally to  $V_{DDQ}$  or externally to  $V_{BATP}$ . When a valid wake-up event is detected, the CD1030 should wake-up from LPM and the WAKE\_B should be driven LOW (regardless of the state of  $V_{DDQ}$ ).

## 7.6 INT\_B Functional Block

INT\_B is an input/output pin in the CD1030 device to indicate an interrupt event has occurred, as well as receiving interrupts from other devices when the INT\_B pins are wired ORed. The INT\_B pin is an open-drain output with an internal pull-up to  $V_{DDQ}$ . In Normal mode, a switch state change triggers the INT\_B pin (when enabled). The INT\_B pin and INT\_B bit in the SPI register are latched on the falling edge of CS\_B, which permits the MCU to determine the origin of the interrupt. When two CD1030 devices are used, only the device initiating the interrupt has the INT\_B bit set. The INT\_B pin and INTflg bit are cleared 1.0  $\mu$ s after the falling edge of CS B. The INT\_B pin does not clear with the rising edge of CS B if a switch contact change has occurred while CS B was Low.

In a multiple CD1030 device system with WAKE\_B high and  $V_{DDQ}$  in Low-power mode, the falling edge of INT\_B places all CD1030s in Normal mode. The INT\_B has the option of a pulsed output (pulsed low for INT<sub>PULSE</sub> duration) or a latched low output. The default case is the latched low operation; the INT\_B operation is selectable via the SPI. An INT\_B request by the MCU can be done by a SPI word and results in an INT<sub>PULSE</sub> of 100  $\mu$ s duration on the INT\_B pin.

The chip causes an INT\_B assertion for the following cases:

- 1. A change of state is detected
- 2. Interrupt timer expires
- 3. Any wake-up event
- 4. Any faults detected
- 5. After a POR, the INT\_B pin is asserted during startup until the chip is ready to communicate

### 7.7 AMUX Functional Block

The analog voltage on switch inputs may be read by the MCU using the analog command (Table 47). Internal to the IC is a 35-to-1 analog multiplexer. The voltage present on the selected input pin is buffered and made available on the AMUX output pin. The output pin is clamped to a maximum of V<sub>DDQ</sub> regardless of the higher voltages present on the input pin. After an input has been selected as the analog, the corresponding bit in the next MISO data stream is logic [0]. When selecting a channel to be read as analog input, the user can enable the current source to provide a current flow through the specific channel. Current level can be set to the programmed wetting current for the selected channel or set to high-impedance, as defined in Table 46.

When selecting an input to be sent to the AMUX output, this input is not polled or wake-up from Low-power mode. The user should set AMUX to "No input selected" or "Temp diode" before entering Low-power mode. The AMUX pin is not active during Low-power mode. The SG5 pin can also be used as a VBATP sense pin. An internal resistor divider of 1/6 is provided for conditioning the  $V_{BATP}$  higher voltage to a level within the 0 V to  $V_{DDO}$  range.

Along with the default SPI input selection method, the AMUX has two hardwire operation such that the user can select an specific input channel by physically driving the SG1, SG2, or SG3 pin (HW 3-bit), or by driving the SG1 and SG2 pins (HW 2-bit), as shown in Table 10 and Table 11. When using the AMUX hardwired options, the SG1, SG2, and SG3 inputs use a 2.5 V input voltage threshold to read a logic 0 or logic 1. Table 9 shows the AMUX selection methods configurable by the Aconfig0 and Aconfig1 bits in the Device Configuration Register.

Τ

**Table 9. AMUX Selection Method** 

| Aconfig1 | Aconfig0 | AMUX Selection method |
|----------|----------|-----------------------|
| 0        | 0        | SPI (def)             |
| 0        | 1        | SPI                   |
| 1        | 0        | HW 2-bit              |
| 1        | 1        | HW 3-bit              |

Table 10. AMUX Hardware 3-bit

| Pins [SG3, SG2, SG1] | Output of AMUX    |
|----------------------|-------------------|
| 000                  | SG0               |
| 001                  | SG5               |
| 010                  | SG6               |
| 011                  | SG7               |
| 100                  | SG8               |
| 101                  | SG9               |
| 110                  | Temperature Diode |
| 111                  | Battery Sense     |

Table 11. AMUX Hardware 2-bit

| Pins [SG2, SG1] | Output of AMUX |
|-----------------|----------------|
| 00              | SG0            |
| 01              | SG5            |
| 10              | SG6            |
| 11              | SG7            |

Since the device is required to meet the ±1.0 V offset with ground, it is imperative the user bring the sensor ground back to the CD1030 when using AMUX for accurate measurements, to ensure any ground difference does not impact the device operation.

## 7.8 Serial Peripheral Interface (SPI)

The CD1030 contains a serial peripheral interface consisting of Serial Clock (SCLK), Serial Data Out (MISO), Serial Data In (MOSI), and Chip Select Bar (CS\_B). The SPI interface is used to provide configuration, control, and status functions. The user may read the registers contents as well as read some status bits of the IC. The CD1030 is configured as a SPI slave.

All SPI transmissions to the CD1030 must be done in exact increments of 32 bits (modulo 0 is ignored as well). The CD1030 contains a data valid method via SCLK input to keep non-modulo 32-bit transmissions from being written into the IC. The SPI module also provides a daisy chain capability to accommodate MOSI to MISO wrap around (see Figure 24). The SPI registers have a hashing technique to ensure the registers are consistent with the programmed values. If the hashed value does not match the register status, a SPI bit is set, as well as an interrupt to alert the MCU to this issue.

## 7.8.1 Chip Select Low (CS\_B)

The CS\_B input selects this device for serial transfers. On the falling edge of CS\_B, the MISO pin is released from tri-state mode, and all status information are latched in the SPI shift register. While CS\_B is asserted, register data is shifted in the MOSI pin and shifted out the MISO pin on each subsequent SCLK. On the rising edge of CS\_B, the MISO pin is tri-stated and the fault register reloaded (latched) with the current filtered status data. To allow sufficient time to reload the fault registers, the CS\_B pin must remain low for a minimum of t<sub>CSN</sub> prior to going high again.

The CS\_B input contains a pull-up current source to VDDQ to command the de-asserted state should an open-circuit condition occur. This pin has threshold compatible voltages allowing proper operation with microprocessors using a 3.3 V to 5.0 V supply.

### 7.8.2 Serial Clock (SCLK)

The SCLK input is the clock signal input for synchronization of serial data transfer. This pin has a threshold compatible voltages allowing proper operation with microprocessors using a 3.3 V to 5.0 V supply.

When CS\_B is asserted, both the Master Microprocessor and the CD1030 latch input data on the rising edge of SCLK. The SPI master typically shifts data out on the falling edge of SCLK. The CD1030 shifts data out on the falling edge of SCLK as well, to allow more time to drive the MISO pin to the proper level.

This input is used as the input for the modulo 32-bit counter validation. Any SPI transmissions which are NOT exact multiples of 32 bits (i.e. clock edges) are treated as illegal transmissions. The entire frame is aborted and no information is changed in the configuration or control registers.

## 7.8.3 Serial Data Output (MISO)

The MISO output pin is in a tri-state condition when CS\_B is negated. When CS\_B is asserted, MISO is driven to the state of the MSB of the internal register and starts shifting out the requested data from the MSB to the LSB. This pin supplies a "rail to rail" output, depending on the voltage at the VDDQ pin.

## 7.8.4 Serial Data Input (MOSI)

The MOSI input takes data from the master microprocessor while CS\_B is asserted. The MSB is the first bit of each word received on MOSI and the LSB is the last bit of each word received on MOSI. This pin has threshold level compatible input voltages allowing proper operation with microprocessors using a 3.3 V to 5.0 V (V<sub>DDO</sub>) supply.



Figure 21. First SPI Operation (After POR)



Figure 22. SPI Write Operation



Figure 23. SPI Read Operation



Figure 24. Daisy Chain SPI Operation

# 7.9 SPI Control Register Definition

A 32-bit SPI allows the system microprocessor to configure the CD1030 for each input as well as read out the status of each input. The SPI also allows the Fault Status and INTflg bits to be read via the SPI. The SPI MOSI bit definitions are given in Table 12:

Table 12. MOSI Input Register Bit Definition

| Register # | Register Name                          | Address |   |   |   |   |   |   |     |  |
|------------|----------------------------------------|---------|---|---|---|---|---|---|-----|--|
| 0          | SPI Check                              | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0   |  |
| 02/03      | Device Configuration Register          | 0       | 0 | 0 | 0 | 0 | 0 | 1 | 0/1 |  |
| 04/05      | Tri-state SP Register                  | 0       | 0 | 0 | 0 | 0 | 1 | 0 | 0/1 |  |
| 06/07      | Tri-state SG Register                  | 0       | 0 | 0 | 0 | 0 | 1 | 1 | 0/1 |  |
| 08/09      | Wetting Current Level SP Register 0    | 0       | 0 | 0 | 0 | 1 | 0 | 0 | 0/1 |  |
| 0A/0B      | Wetting Current Level SG Register 0    | 0       | 0 | 0 | 0 | 1 | 0 | 1 | 0/1 |  |
| 0C/0D      | Wetting Current Level SG Register 1    | 0       | 0 | 0 | 0 | 1 | 1 | 0 | 0/1 |  |
| 0E/0F      | Wetting Current Level SG Register 2    | 0       | 0 | 0 | 0 | 1 | 1 | 1 | 0/1 |  |
| 10/11      | Wetting Current Level SP Register 1    | 0       | 0 | 0 | 1 | 0 | 0 | 0 | 0/1 |  |
| 16/17      | Continuous Wetting Current SP Register | 0       | 0 | 0 | 1 | 0 | 1 | 1 | 0/1 |  |
| 18/19      | Continuous Wetting Current SG Register | 0       | 0 | 0 | 1 | 1 | 0 | 0 | 0/1 |  |
| 1A/1B      | Interrupt Enable SP Register           | 0       | 0 | 0 | 1 | 1 | 0 | 1 | 0/1 |  |
| 1C/1D      | Interrupt Enable SG Register           | 0       | 0 | 0 | 1 | 1 | 1 | 0 | 0/1 |  |
| 1E/1F      | Low-power Mode Configuration           | 0       | 0 | 0 | 1 | 1 | 1 | 1 | 0/1 |  |
| 20/21      | Wake-up Enable Register SP             | 0       | 0 | 1 | 0 | 0 | 0 | 0 | 0/1 |  |
| 22/23      | Wake-up Enable Register SG             | 0       | 0 | 1 | 0 | 0 | 0 | 1 | 0/1 |  |
| 24/25      | Comparator Only SP                     | 0       | 0 | 1 | 0 | 0 | 1 | 0 | 0/1 |  |
| 26/27      | Comparator Only SG                     | 0       | 0 | 1 | 0 | 0 | 1 | 1 | 0/1 |  |
| 28/29      | LPM Voltage Threshold SP Configuration | 0       | 0 | 1 | 0 | 1 | 0 | 0 | 0/1 |  |
| 2A/2B      | LPM Voltage threshold SG Configuration | 0       | 0 | 1 | 0 | 1 | 0 | 1 | 0/1 |  |
| 2C/2D      | Polling Current SP Configuration       | 0       | 0 | 1 | 0 | 1 | 1 | 0 | 0/1 |  |
| 2E/2F      | Polling Current SG Configuration       | 0       | 0 | 1 | 0 | 1 | 1 | 1 | 0/1 |  |
| 30/31      | Slow Polling SP                        | 0       | 0 | 1 | 1 | 0 | 0 | 0 | 0/1 |  |
| 32/33      | Slow Polling SG                        | 0       | 0 | 1 | 1 | 0 | 0 | 1 | 0/1 |  |
| 34/35      | Wake-up Debounce SP                    | 0       | 0 | 1 | 1 | 0 | 1 | 0 | 0/1 |  |
| 36/37      | Wake-up Debounce SG                    | 0       | 0 | 1 | 1 | 0 | 1 | 1 | 0/1 |  |
| 39         | Enter Low-power Mode                   | 0       | 0 | 1 | 1 | 1 | 0 | 0 | 1   |  |
| 3A/3B      | AMUX Control Register                  | 0       | 0 | 1 | 1 | 1 | 0 | 1 | 0/1 |  |
| 3C         | Read Switch Status Registers SP        | 0       | 0 | 1 | 1 | 1 | 1 | 0 | 0   |  |
| 3E         | Read Switch Status Registers SG        | 0       | 0 | 1 | 1 | 1 | 1 | 1 | 0   |  |
| 42         | Fault Status Register                  | 0       | 1 | 0 | 0 | 0 | 0 | 1 | 0   |  |
| 47         | Interrupt Request                      | 0       | 1 | 0 | 0 | 0 | 1 | 1 | 1   |  |
| 49         | Reset Register                         | 0       | 1 | 0 | 0 | 1 | 0 | 0 | 1   |  |

The 32-bit SPI word consists of a command word (8-bit) and three configure words (24-bit). The 8 MSB bits are the command bits that select what type of configuration is to occur. The remaining 24-bits are used to select the inputs to be configured.

- Bit 31 24 = Command word: Use to select what configuration is to occur (example: setting wake-up enable command)
- Bit 23 0 = SGn input select word: Use these bits in conjunction with the command word to determine which input is setup.

Configuration registers may be read or written to. To read the contents of a configuration register, send the register address + '0' on the LSB of the command word; the contents of the corresponding register is shifted out of the MISO buffer in the next SPI cycle. When a Read command is sent, the answer (in the next SPI transaction) includes the Register address in the upper byte. (see Figure 23)

#### Read example:

- Send 0x0C00 0000 Receive: 8000 0000 (for example after a POR)
- Send 0x0000 0000 Receive: 0C00 0000 (address + register data)

The first response from the device after a POR event is a Read Status register (0x3Exxxxxx where x is the status of the inputs). This is the same for exiting the Low-power mode (see Figure 21).

To write into a configuration register, send the register Address + '1' on the LSB of the command word and the configuration data on the next 24 bits. The new value of the register is shifted out of the MISO buffer in the next SPI cycle, along with the register address and the corresponding read or write bit.

The fault/status diagnostic capability consists of two Switch Status registers and one Fault status register. as shown in Table 13.

Table 13. Switch Status and Fault Registers

| Commands              | [31-25]<br>Address | 24<br>R | 23    | 22     | 21 | 20   | 19   | 18   | 17   | 16   | 15   | 14   | 13   | 12   | 11   | 10        | 9          | 8   | 7   | 6   | 5        | 4   | 3          | 2      | 1       | 0   |
|-----------------------|--------------------|---------|-------|--------|----|------|------|------|------|------|------|------|------|------|------|-----------|------------|-----|-----|-----|----------|-----|------------|--------|---------|-----|
| Read Switch Status SP | 0011110            | 0       | FAULT | INTflg | ×  | ×    | ×    | ×    | ×    | ×    | ×    | ×    | ×    | ×    | SP11 | SP10      | SP9        | SP8 | SP7 | SP6 | SP5      | SP4 | SP3        | SP2    | SP1     | SPO |
| Read Switch Status SG | 0011111            | 0       | FAULT | INTflg | ×  | SG20 | SG19 | SG18 | SG17 | SG16 | SG15 | SG14 | SG13 | SG12 | SG11 | SG10      | 658        | SG8 | SG7 | 958 | SG5      | SG4 | SG3        | SG2    | SG1     | SG0 |
| Fault Status          | 0100001            | 0       | ×     | INTflg | ×  | ×    | ×    | ×    | ×    | ×    | ×    | ×    | ×    | ×    | ×    | SPI Error | hash fault | ×   | ΛN  | ۸٥  | TempFlag | ОТ  | INT_B wake | WAKE_B | SpiWake | POR |

In the Read Status Register SP, Bits 0 – 11 shows the status of each one of the SP inputs, where logic [1] is a closed switch and logic [0] is an open switch. In addition to input status information, Fault conditions and interrupts are reported through bits FAULT STATUS [23] and INTflg [22].

In the Read Status Register SG, Bits 0 - 20 show the status of each one of the SG input, where logic [1] is a closed switch and logic [0] is an open switch. In addition to input status information, fault conditions and interrupts are reported through bits FAULT STATUS [23] and INTflg [22].

The Fault Status Register latches the respective bit high when a specific fault event occurs. All possible fault events are described in Table 50. When a Fault Status command is sent, a SPI read cycle is initiated by a CS\_B falling edge, followed by 32 SCLK cycles to shift the fault status register out the MISO pin. The INTflg bit is cleared 1.0 ms after the falling edge of CSB.

On most registers where the first two significant bits are available, bit 23 is an OR of all the fault status register bits and bit 22 is latched high following any interrupt event. Registers which have all bits dedicated for other purposes, such as the Wetting Current Level or the SPI check registers, do not have these interrupt or fault status bits.

When a register with a int flag (bit-22) set high is read, the INTflg bit is globally cleared. For the case of bit-23 high, it is cleared after the Fault Status Register is read, and the respective fault flag is cleared.

The Fault status bit sets any time a fault occurs. A read of the fault status register must be done to clear the Fault status bit. The fault bit immediately sets again if the fault condition is still present. The INTflg bit sets any time an interrupt event occurs (change of state on switch, or any fault status bit gets set). Any SPI command that returns INTflg bit clears this flag, even if the event is still occurring, for example, an overtemp causes an interrupt. The interrupt can be cleared but the chip does not interrupt again based on the overtemp until the Overtemp flag has been cleared. A thermal fault latches as soon as it occurs.

Table 14 provides a general overview of the functional SPI commands and configuration bits.

Table 14. Functional SPI Register

| Commands                          | [31-25]<br>Address | <b>24</b><br>R/W | 23 <sup>(25)</sup> | 22 <sup>(25)</sup> | 21   | 20   | 19       | 18    | 17          | 16               | 15             | 14       | 13       | 12       | 11    | 10       | 9   | 8       | 7        | 6     | 5     | 4        | 3     | 2     | 1       | 0     |
|-----------------------------------|--------------------|------------------|--------------------|--------------------|------|------|----------|-------|-------------|------------------|----------------|----------|----------|----------|-------|----------|-----|---------|----------|-------|-------|----------|-------|-------|---------|-------|
| SPI check                         | 0000000            | 0                | х                  | Х                  | х    | х    | х        | Х     | х           | х                | х              | Х        | х        | х        | х     | х        | Х   | х       | х        | х     | х     | х        | х     | х     | Х       | Х     |
| Device Configuration              | 0000001            | 0/1              | x                  | x                  | х    | х    | х        | х     | SBPOLL TIME | VBATP OV Disable | WAKE_B Pull up | IntB_Out | aconfig1 | aconfig0 | SP11  | SP10     | SP9 | SP8     | SP7      | SP6   | SP5   | SP4      | SP3   | SP2   | SP1     | SPO   |
| Tri-state Enable SP               | 0000010            | 0/1              | х                  | х                  | х    | х    | х        | Х     | х           | х                | х              | Х        | х        | х        | SP11  | SP10     | SP9 | SP8     | SP7      | SP6   | SP5   | SP4      | SP3   | SP2   | SP1     | SP0   |
| Tri-state Enable SG               | 0000011            | 0/1              | х                  | х                  | х    | SG20 | SG19     | SG18  | SG17        | SG16             | SG15           | SG14     | SG13     | SG12     | SG11  | SG10     | SG9 | SG8     | SG7      | SG6   | SG5   | SG4      | SG3   | SG2   | SG1     | SG0   |
| Wetting Current Level SP 0        | 0000100            | 0/1              |                    | SP7[2-0            | ]    |      | SP6[2-0  |       |             | SP5[2-0          | ]              |          | SP4[2-0  | ]        |       | SP3[2-0] |     |         | SP2[2-0  | ]     |       | SP1[2-0  | ]     |       | SP0[2-0 | ]     |
| Wetting Current Level SG 0        | 0000101            | 0/1              |                    | SG7[2-0            | ]    | :    | SG6[2-0  | ]     |             | SG5[2-0          | ]              |          | SG4[2-0  | )]       |       | SG3[2-0  | ]   |         | SG2[2-0  | ]     |       | SG1[2-0  | ]     | ,     | SG0[2-0 | ]     |
| Wetting Current Level SG 1        | 0000110            | 0/1              | 8                  | G15[2-0            | 0]   | 8    | G14[2-0  | )]    | 5           | G13[2-0          | 0]             | 8        | G12[2-0  | 0]       | 5     | SG11[2-0 | )]  | 8       | G10[2-0  | 0]    |       | SG9[2-0  | ]     | :     | SG8[2-0 | 1     |
| Wetting Current Level SG 2        | 0000111            | 0/1              | х                  | х                  | х    | х    | х        | х     | х           | х                | х              | 8        | G20[2-0  | 0]       | 5     | SG19[2-0 | 0]  | 8       | SG18[2-0 | 0]    | 8     | SG17[2-0 | 0]    | S     | G16[2-0 | 0]    |
| Wetting Current Level SP 1        | 0001000            | 0/1              | х                  | х                  | х    | х    | Х        | Х     | Х           | х                | Х              | Х        | Х        | Х        |       | SP11[2-0 | )   | 5       | SP10[2-0 | )]    |       | SP9[2-0  | ]     |       | SP8[2-0 | ]     |
| Cont Wetting Current<br>Enable SP | 0001011            | 0/1              | х                  | х                  | х    | х    | х        | х     | х           | х                | х              | х        | х        | х        | SP11  | SP10     | SP9 | SP8     | SP7      | SP6   | SP5   | SP4      | SP3   | SP2   | SP1     | SP0   |
| Cont Wetting Current<br>Enable SG | 0001100            | 0/1              | x                  | х                  | х    | SG20 | SG19     | SG18  | SG17        | SG16             | SG15           | SG14     | SG13     | SG12     | SG11  | SG10     | SG9 | SG8     | SG7      | SG6   | SG5   | SG4      | SG3   | SG2   | SG1     | SG0   |
| Interrupt Enable SP               | 0001101            | 0/1              | х                  | х                  | х    | х    | х        | х     | х           | х                | х              | х        | х        | х        | SP11  | SP10     | SP9 | SP8     | SP7      | SP6   | SP5   | SP4      | SP3   | SP2   | SP1     | SP0   |
| Interrupt Enable SG               | 0001110            | 0/1              | х                  | х                  | Х    | SG20 | SG19     | SG18  | SG17        | SG16             | SG15           | SG14     | SG13     | SG12     | SG11  | SG10     | SG9 | SG8     | SG7      | SG6   | SG5   | SG4      | SG3   | SG2   | SG1     | SG0   |
| Low-power Mode configuration      | 0001111            | 0/1              | х                  | х                  | х    | х    | х        | х     | х           | х                | х              | х        | х        | х        | х     | х        | х   | х       | int3     | int2  | int2  | int0     | poll3 | poll2 | poll1   | poll0 |
| Wake-up Enable SP                 | 0010000            | 0/1              | х                  | х                  | х    | х    | х        | Х     | х           | х                | х              | Х        | х        | х        | SP11  | SP10     | SP9 | SP8     | SP7      | SP6   | SP5   | SP4      | SP3   | SP2   | SP1     | SP0   |
| Wake-up Enable SG                 | 0010001            | 0/1              | х                  | Х                  | х    | SG20 | SG19     | SG18  | SG17        | SG16             | SG15           | SG14     | SG13     | SG12     | SG11  | SG10     | SG9 | SG8     | SG7      | SG6   | SG5   | SG4      | SG3   | SG2   | SG1     | SG0   |
| LPM Comparator Only SP            | 0010010            | 0/1              | х                  | х                  | Х    | х    | х        | Х     | х           | х                | Х              | Х        | х        | х        | SP11  | SP10     | SP9 | SP8     | SP7      | SP6   | SP5   | SP4      | SP3   | SP2   | SP1     | SP0   |
| LPM Comparator Only SG            | 0010011            | 0/1              | х                  | Х                  | х    | SG20 | SG19     | SG18  | SG17        | SG16             | SG15           | SG14     | SG13     | SG12     | SG11  | SG10     | SG9 | SG8     | SG7      | SG6   | SG5   | SG4      | SG3   | SG2   | SG1     | SG0   |
| LPM Voltage Threshold SP          | 0010100            | 0/1              | х                  | х                  | х    | х    | х        | Х     | х           | х                | х              | Х        | х        | х        | SP11  | SP10     | SP9 | SP8     | SP7      | SP6   | SP5   | SP4      | SP3   | SP2   | SP1     | SP0   |
| LPM Voltage Threshold SG          | 0010101            | 0/1              | х                  | х                  | Х    | SG20 | SG19     | SG18  | SG17        | SG16             | SG15           | SG14     | SG13     | SG12     | SG11  | SG10     | SG9 | SG8     | SG7      | SG6   | SG5   | SG4      | SG3   | SG2   | SG1     | SG0   |
| LPM Polling current config SP     | 0010110            | 0/1              | x                  | х                  | х    | х    | х        | х     | х           | х                | х              | х        | х        | х        | SP11  | SP10     | SP9 | SP8     | SP7      | SP6   | SP5   | SP4      | SP3   | SP2   | SP1     | SP0   |
| LPM Polling current config<br>SG  | 0010111            | 0/1              | х                  | х                  | х    | SG20 | SG19     | SG18  | SG17        | SG16             | SG15           | SG14     | SG13     | SG12     | SG11  | SG10     | SG9 | SG8     | SG7      | SG6   | SG5   | SG4      | SG3   | SG2   | SG1     | SG0   |
| LPM Slow Polling SP               | 0011000            | 0/1              | х                  | х                  | х    | х    | х        | х     | х           | х                | х              | х        | х        | х        | SP11  | SP10     | SP9 | SP8     | SP7      | SP6   | SP5   | SP4      | SP3   | SP2   | SP1     | SP0   |
| LPM Slow Polling SG               | 0011001            | 0/1              | х                  | Х                  | х    | SG20 | SG19     | SG18  | SG17        | SG16             | SG15           | SG14     | SG13     | SG12     | SG11  | SG10     | SG9 | SG8     | SG7      | SG6   | SG5   | SG4      | SG3   | SG2   | SG1     | SG0   |
| Wake-up Debounce SP               | 0011010            | 0/1              | х                  | х                  | Х    | х    | х        | Х     | х           | х                | х              | Х        | х        | х        | SP11  | SP10     | SP9 | SP8     | SP7      | SP6   | SP5   | SP4      | SP3   | SP2   | SP1     | SP0   |
| Wake-up Debounce SG               | 0011011            | 0/1              | х                  | х                  | Х    | SG20 | SG19     | SG18  | SG17        | SG16             | SG15           | SG14     | SG13     | SG12     | SG11  | SG10     | SG9 | SG8     | SG7      | SG6   | SG5   | SG4      | SG3   | SG2   | SG1     | SG0   |
| Enter Low-power Mode              | 0011100            | 1                | х                  | х                  | х    | х    | х        | Х     | х           | х                | х              | Х        | х        | х        | х     | х        | Х   | х       | х        | х     | х     | х        | х     | х     | Х       | х     |
| AMUX Channel Select SPI           | 0011101            | 0/1              | х                  | х                  | х    | х    | х        | Х     | х           | х                | х              | Х        | х        | х        | х     | х        | Х   | х       | х        | asett | asel5 | asel4    | asel3 | asel2 | asel1   | asel0 |
| Read Switch Status SP             | 0011110            | 0                | Х                  | х                  | х    | х    | х        | х     | х           | х                | х              | х        | х        | х        | х     | х        | х   | х       | х        | х     | х     | х        | х     | х     | х       | х     |
| Read Switch Status SG             | 0011111            | 0                | Х                  | ×                  | х    | х    | х        | х     | х           | х                | х              | х        | х        | х        | х     | х        | х   | х       | х        | х     | х     | х        | х     | х     | х       | х     |
| Fault Status                      | 0100001            | 0                | Х                  | Х                  | х    | х    | х        | Х     | Х           | х                | х              | Х        | х        | х        | х     | х        | Х   | х       | х        | х     | х     | х        | Х     | х     | Х       | Х     |
| Interrupt Pulse Request           | 0100011            | 1                | Х                  | х                  | х    | х    | х        | х     | х           | х                | х              | х        | х        | х        | х     | х        | х   | х       | х        | х     | х     | х        | х     | х     | х       | х     |
| Reset                             | 0100100            | 1                | Х                  | х                  | х    | х    | х        | х     | х           | х                | х              | х        | х        | х        | х     | х        | х   | х       | х        | х     | х     | х        | х     | х     | х       | х     |
| 25 Bits 23 and 22                 |                    |                  | A                  | i 11 T             | OT A | TLIC | <u> </u> | NITE. | ا ماما      | مناما م          |                | tio fla  | /F       | <u> </u> | oply) |          |     | alv. IN | Tfl.     | :l-   |       |          |       |       | C       |       |

<sup>25.</sup> Bits 23 and 22 are used for FAULT STATUS and INTflg global diagnostic flags (Read only) respectively. INTflg is cleared out upon reading of any register with this flag available. The FAULT STATUS flag is cleared upon reading the fault status register and no fault event present anymore.

#### 7.9.1 SPI Check

The MCU may check the communication with the IC by using the SPI Check register. The MCU sends the command and the response during the next SPI transaction is 0x123456. The SPI Check command does not return Fault Status or INTflg bit, therefore this bit is not cleared upon a SPI check command.

Table 15. SPI Check Command

| Register Address | R   | SPI Data Bits [23 - 0] |
|------------------|-----|------------------------|
| [31-25]          | 24  | bits [23 - 16]         |
| 0000_000         | 0   | 0000_0000              |
|                  |     | bits [15 - 8]          |
|                  |     | 0000_0000              |
|                  |     | bits [7 - 0]           |
|                  |     | 0000_0000              |
| MISO Return Wo   | ord | 0x00123456             |

## 7.9.2 Device Configuration Register

The device has various configuration settings that are global in nature. The configuration settings are as follows:

- When the SP channels are programmed to detect a Switch to Battery (SB), the SBPOLLTIME bit can be use to program the length of
  the polling pulse during the Low-power mode operation. A logic [0] sets the active polling timer to 1.2 ms and a logic [1] sets the active
  polling timer to 58 us.
- When the CD1030 is in the overvoltage region, a Logic [0] on the VBATP OV bit, limits the wetting current on all input channels to 2.0 mA, and the CD1030 is not able to enter into the Low-power mode. A Logic [1] allows the device to operate normally even on the overvoltage region. The OV flag sets when the device enters in the OV region, regardless the value of the VBATP OV bit.
- WAKE\_B can be used to enable an external power supply regulator to supply the V<sub>DDQ</sub> voltage rail. When the WAKE\_B V<sub>DDQ</sub> check bit is a Logic [0], the WAKE\_B pin is expected to be pulled-up internally or externally to V<sub>DDQ</sub>, and V<sub>DDQ</sub> is expected to go low, and so the CD1030 does not wake-up on the falling edge of WAKE\_B. A Logic [1], assumes the user uses an external pull-up to V<sub>BATP</sub> or V<sub>DDQ</sub> (when V<sub>DDQ</sub> is not expected to be off) and the IC wakes up on a falling edge of WAKE\_B.
- INT\_B out is used to select how the INT\_B pin operates when an interrupt occurs. The IC is able to pulse low [1] or latch low [0].
- A config[1-0] is used to determine the method of selecting the AMUX output, either a SPI command or using a hardwired setup with SG[3-1].
- SP0-7 inputs may be programmable for switch-to-battery or switch-to-ground. To set a SPx input for switch-to-battery, a logic [1] for the appropriate bit must be set. To set a SPx input for switch-to-ground, a logic [0] for the appropriate bit must be set. The MCU may change or update the programmable switch register via software at any time in Normal mode. Regardless of the setting, when the SPx input switch is closed, a logic [1] is placed in the serial output response register. If an SP is changed from SB or SG, the chip generates an interrupt, since the SPI registers for the switch status change due to the change of polarity of SB / SG.

Table 16. Device Configuration Register

| Register Address | R/W  |                      |           |               | SPI Data E | Bits [23 - 0]  |                     |        |        |
|------------------|------|----------------------|-----------|---------------|------------|----------------|---------------------|--------|--------|
| [31-25]          | [24] | bit 23               | bit 22    | bit 21        | bit 20     | bit 19         | bit 18              | bit 17 | bit 16 |
| 0000_001         | 0/1  | FAULT<br>STATUS      | INTflg    |               | Unı        | SBPOLL<br>TIME | VBATP OV<br>disable |        |        |
|                  |      | Х                    | Х         | 0             | 0          | 0              | 0                   | 0      | 0      |
|                  |      | bit 15               | bit 14    | bit 13        | bit 12     | bit 11         | bit 10              | bit 9  | bit 8  |
|                  |      | WAKE_B<br>VDDQ Check | INT_B out | Aconfig1      | Aconfig0   | SP11           | SP10                | SP9    | SP8    |
| Default on POF   | ₹    | 1                    | 0         | 0             | 0          | 1              | 1                   | 1      | 1      |
|                  |      | bit 7                | bit 6     | bit 5         | bit 4      | bit 3          | bit 2               | bit 1  | bit 0  |
|                  |      | SP7                  | SP6       | SP5           | SP4        | SP3            | SP2                 | SP1    | SP0    |
|                  |      | 1                    | 1         | 1             | 1          | 1              | 1                   | 1      | 1      |
| MISO Return Wo   | ord  | bit 23               | bit 22    | bits [21 - 0] |            |                |                     |        |        |
| 0000_001[R/W     | ]    | FAULT<br>STATUS      | INTflg    | Register Data |            |                |                     |        |        |

Table 17. Device Configuration Bits Definition

| Bit   | Functions            | Default Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-------|----------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 23    | FAULT<br>STATUS      | х             | The FAULT STATUS flag is a read only bit. It is set when a fault occurs and it is cleared upon reading the fault status register with no fault event is present anymore. It is a global variable and clearing the flag once clears it for all registers.                                                                                                                                                                                                      |
| 22    | INTflg               | х             | The INTflg is a read only bit. It is set when an interrupt event occurs and it is cleared upon a read/write transaction of a register containing the INTflg. It is a global variable and clearing the flag once clears it for all registers.                                                                                                                                                                                                                  |
| 21-18 | Unused               | 0             | Unused                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 17    | SBPOLLTIME           | 0             | Select the polling time for SP channels configured as SB.  • A logic [0] set the active polling timer to 1.0 ms,  • A logic [1] sets the active polling timer to 55 μs.                                                                                                                                                                                                                                                                                       |
| 16    | VBATP OV<br>Disable  | 0             | VBATP Overvoltage protection  • 0 - Enabled  • 1 - Disable                                                                                                                                                                                                                                                                                                                                                                                                    |
| 15    | WAKE_B<br>VDDQ Check | 1             | Enable/Disable WAKE_B to wake-up the device on falling edge when V <sub>DDQ</sub> is not present.  O - WAKE_B is pulled up to V <sub>DDQ</sub> (internally and/or externally). WAKE_B is ignored while in LPM if V <sub>DDQ</sub> is low.  1 - WAKE_B is externally pulled up to V <sub>BATP</sub> or V <sub>DDQ</sub> and wakes upon a falling edge of the WAKE_B pin regardless of the V <sub>DDQ</sub> status.(V <sub>DDQ</sub> is not expected to go low) |
| 14    | Int_B_Out            | 0             | Interrupt pin behavior  • 0 - INT pin stays low when interrupt occurs  • 1 - INT pin pulse low and return high                                                                                                                                                                                                                                                                                                                                                |
| 13-12 | Aconfig(1-0)         | 00            | Configure the AMUX output control method  • 00 - SPI (default)  • 01 - SPI  • 10 - HW 2-bit  • 11 - HW 3-bit  Refer to section 7.7, AMUX Functional Block, page 31 for details on 2 and 3-bit hardwire configuration.                                                                                                                                                                                                                                         |
| 11-0  | SP11 - SP0           | 111_1111_1111 | Configure the SP pin as Switch to Battery (SB) or Switch to ground (SG)  • 0 - Switch to Ground  • 1 - Switch to Battery                                                                                                                                                                                                                                                                                                                                      |

## 7.9.3 Tri-state SP Register

The tri-state command is use to set the input nodes as high-impedance (Table 18). By setting the tri-state register bit to logic [1], the input is high-impedance regardless of the wetting current setting. The configurable comparator (4.0 V default) on each input remains active. The MCU may change or update the tri-state register via software at any time in Normal mode. The tri-state register defaults to 1 (inputs are tri-stated). Any input in tri-state mode is still polled in LPM but the current source is not active during this time. The determination of change of state occurs at the end of the t<sub>ACTIVEPOLL</sub> and the wake-up decision is made.

Table 18. Tri-State SP Register

| Register Address | R/W  |                 |        |               | SPI Data E | Bits [23 - 0] |        |        |        |  |
|------------------|------|-----------------|--------|---------------|------------|---------------|--------|--------|--------|--|
| [31-25]          | [24] | bit 23          | bit 22 | bit 21        | bit 20     | bit 19        | bit 18 | bit 17 | bit 16 |  |
| 0000_010         | 0/1  | FAULT<br>STATUS | INTflg | Unused        |            |               |        |        |        |  |
|                  |      | Х               | Х      | 0             | 0          | 0             | 0      | 0      | 0      |  |
|                  |      | bit 15          | bit 14 | bit 13        | bit 12     | bit 11        | bit 10 | bit 9  | bit 8  |  |
|                  |      |                 | Unu    | ised          |            | SP11          | SP10   | SP9    | SP8    |  |
| Default on POF   | ₹    | 0               | 0      | 0             | 0          | 1             | 1      | 1      | 1      |  |
|                  |      | bit 7           | bit 6  | bit 5         | bit 4      | bit 3         | bit 2  | bit 1  | bit 0  |  |
|                  |      | SP7             | SP6    | SP5           | SP4        | SP3           | SP2    | SP1    | SP0    |  |
|                  |      | 1               | 1      | 1             | 1          | 1             | 1      | 1      | 1      |  |
| MISO Return Wo   | ord  | bit 23          | bit 22 | bits [21 - 0] |            |               |        |        |        |  |
| 0000_010[R/W     | ]    | FAULT<br>STATUS | INTflg | Register Data |            |               |        |        |        |  |

### 7.9.4 Tri-state SG Register

The tri-state command is used to set the input nodes as high-impedance (Table 19). By setting the tri-state register bit to logic [1], the input is high-impedance regardless of the wetting command setting. The configurable comparator (4.0 V default) on each input remains active. The MCU may change or update the tri-state register via software at any time in Normal mode. The tri-state register defaults to 1 (inputs are tri-stated). Any input in tri-state is still polled in LPM but the current source is not active during this time. The determination of change of state occurs at the end of the t<sub>ACTIVEPOLL</sub> and the wake-up decision is made.

Table 19. Tri-State SG Register

| Register Address | R/W  |                 |        |               | SPI Data B | Bits [23 - 0] |        |        |        |
|------------------|------|-----------------|--------|---------------|------------|---------------|--------|--------|--------|
| [31-25]          | [24] | bit 23          | bit 22 | bit 21        | bit 20     | bit 19        | bit 18 | bit 17 | bit 16 |
| 0000_011         | 0/1  | FAULT<br>STATUS | INTflg | Unused        | SG20       | SG19          | SG18   | SG17   | SG16   |
|                  |      | Х               | Х      | 0             | 1          | 1             | 1      | 1      | 1      |
|                  |      | bit 15          | bit 14 | bit 13        | bit 12     | bit 11        | bit 10 | bit 9  | bit 8  |
|                  |      | SG15            | SG14   | SG13          | SG12       | SG11          | SG10   | SG9    | SG8    |
| Default on POF   | ₹    | 1               | 1      | 1             | 1          | 1             | 1      | 1      | 1      |
|                  |      | bit 7           | bit 6  | bit 5         | bit 4      | bit 3         | bit 2  | bit 1  | bit 0  |
|                  |      | SG7             | SG6    | SG5           | SG4        | SG3           | SG2    | SG1    | SG0    |
|                  |      | 1               | 1      | 1             | 1          | 1             | 1      | 1      | 1      |
| MISO Return Wo   | ord  | bit 23          | bit 22 | bits [21 - 0] |            |               |        |        |        |
| 0000_011[R/W     | ]    | FAULT<br>STATUS | INTflg | Register Data |            |               |        |        |        |

## 7.9.5 Wetting Current Level SP Register 0

Three bits are used to control the configurable wetting currents for each individual input pin with the values set in the Table 20. The default configuration is 16 mA for all channels. The MCU may change or update the wetting current register via software at any time in Normal mode.

Table 20. Wetting Current Level SP Register 0

| Register Address | R/W  |               | SPI Data Bits [23 - 0] |               |               |              |          |               |         |  |  |
|------------------|------|---------------|------------------------|---------------|---------------|--------------|----------|---------------|---------|--|--|
| [31-25]          | [24] |               | bit [23 - 21]          |               | bit [20 - 18] |              |          | bit [17 - 16] |         |  |  |
| 0000_100         | 0/1  |               | SP7 [2-0]              |               |               | SP6[2-0]     |          |               | [2-1]   |  |  |
|                  |      |               | 110                    |               |               | 110          |          |               | 1       |  |  |
|                  |      | bit [15]      |                        | bit [14 - 12] |               | bit [11 - 9] |          |               | bit [8] |  |  |
|                  | -    | SP5[0]        |                        | SP4 [2-0]     |               |              | SP3[2-0] |               | SP2[2]  |  |  |
| Default on POR   | ₹    | 0             |                        | 110           |               |              | 110      |               | 1       |  |  |
|                  |      | bit [7        | 7 - 6]                 |               | bit [5 - 3]   | •            |          | bit [2 - 0]   |         |  |  |
|                  | -    | SP2           | [1-0]                  |               | SP1[2-0]      |              |          | SP0[2-0]      |         |  |  |
|                  |      | 1             | 0 110 110              |               |               |              |          |               |         |  |  |
| MISO Return Wo   | ord  |               | bits [23 - 0]          |               |               |              |          |               |         |  |  |
| 0000_100[R/W     | ]    | Register Data |                        |               |               |              |          |               |         |  |  |

See Table 25 for the selectable Wetting Current level values for both SPx and SGx pins.

## 7.9.6 Wetting Current Level SP Register 1

Three bits are used to control the configurable wetting currents for each individual input pin with the values set in the Table 21. The default configuration is 16 mA for all channels. The MCU may change or update the wetting current register via software at any time in Normal mode.

Table 21. Wetting Current Level SP Register 1

| Register Address | R/W  |                 |        |        | SPI Data E  | Bits [23 - 0]        |           |             |         |
|------------------|------|-----------------|--------|--------|-------------|----------------------|-----------|-------------|---------|
| [31-25]          | [24] | bit 23          | bit 22 | bit 21 | bit 20      | bit 19               | bit 18    | bit 17      | bit 16  |
| 0001_000         | 0/1  | FAULT<br>STATUS | INTflg | Unused |             |                      |           |             |         |
|                  |      | Х               | Х      | 0      | 0           | 0 0 0                |           |             |         |
|                  |      | bit 15          | bit 14 | bit 13 | bit 12      | bit [11 - 9] bit [8] |           |             |         |
|                  |      |                 | Unı    | ised   |             |                      | SP11[2-0] |             | SP10[2] |
| Default on POF   | ₹    | 0               | 0      | 0      | 0           |                      | 110       |             | 1       |
|                  |      | bit [7          | 7 - 6] |        | bit [5 - 3] |                      |           | bit [2 - 0] |         |
|                  |      | SP10            | )[1-0] |        | SP9[2-0]    |                      |           | SP8[2-0]    |         |
|                  |      | 1               | 0      |        | 110         | 110                  |           |             |         |
| MISO Return Wo   | ord  | bit 23          | bit 22 |        |             | bits [21 - 0]        |           |             |         |
| 0001_000[R/W     | ]    | FAULT<br>STATUS | INTflg |        |             | Register Data        |           |             |         |

See Table 25 for the selectable Wetting Current level values for both SPx and SGx pins.

## 7.9.7 Wetting Current Level SG Register 0

Three bits are used to control the configurable wetting currents for each individual input pin with the values set in the Table 22. The default configuration is 16 mA for all channels. The MCU may change or update the wetting current register via software at any time in Normal mode.

Table 22. Wetting Current Level SG Register 0

| Register Address | R/W  |          | SPI Data Bits [23 - 0] |               |               |          |              |               |         |  |  |
|------------------|------|----------|------------------------|---------------|---------------|----------|--------------|---------------|---------|--|--|
| [31-25]          | [24] |          | bit [23 - 21]          |               | bit [20 - 18] |          |              | bit [17 - 16] |         |  |  |
| 0000_101         | 0/1  |          | SG7 [2-0]              |               |               | SG6[2-0] |              | SG5           | [2-1]   |  |  |
|                  |      |          | 110                    |               | 110           |          |              | 1             | 1       |  |  |
|                  |      | bit [15] |                        | bit [14 - 12] |               |          | bit [11 - 9] |               | bit [8] |  |  |
|                  |      | SG5[0]   |                        | SG4 [2-0]     |               |          | SG3[2-0]     |               | SG2[2]  |  |  |
| Default on POF   | ₹ [  | 0        |                        | 110           |               | 110      |              |               | 1       |  |  |
|                  |      | bit [7   | 7 - 6]                 |               | bit [5 - 3]   |          |              | bit [2 - 0]   |         |  |  |
|                  |      | SG2      | [1-0]                  |               | SG1[2-0]      | G1[2-0]  |              |               |         |  |  |
|                  |      | 1        | 0                      |               | 110 110       |          |              |               |         |  |  |
| MISO Return Wo   | ord  |          | bits [23 - 0]          |               |               |          |              |               |         |  |  |
| 0000_101[R/W]    | ]    |          | Register Data          |               |               |          |              |               |         |  |  |

See Table 25 for the selectable Wetting Current level values for both SPx and SGx pins.

## 7.9.8 Wetting Current Level SG Register 1

Three bits are used to control the configurable wetting currents for each individual input pin with the values set in the Table 23. The default configuration is 16 mA for all channels. The MCU may change or update the wetting current register via software at any time in Normal mode.

Table 23. Wetting Current Level SG Register 1

| Register Address | R/W  |               |               |               | SPI Data E  | Bits [23 - 0]    |           |          |         |
|------------------|------|---------------|---------------|---------------|-------------|------------------|-----------|----------|---------|
| [31-25]          | [24] |               | bit [23 - 21] |               |             | bit [20 - 18]    |           |          | 7 - 16] |
| 0000_110         | 0/1  |               | SG15[2-0]     |               |             | SG14[2-0]        |           |          | 3[2-1]  |
|                  |      |               | 110           |               |             | 110              |           |          | 1       |
|                  |      | bit [15]      |               | bit [14 - 12] |             | bit [11 - 9]     |           |          | bit [8] |
|                  |      | SG13[0]       |               | SG12 [2-0]    |             |                  | SG11[2-0] |          | SG10[2] |
| Default on POF   | ₹    | 0             |               | 110           |             |                  | 110       |          | 1       |
|                  |      | bit [         | 7 - 6]        |               | bit [5 - 3] | - 3] bit [2 - 0] |           |          |         |
|                  | -    | SG1           | 0[1-0]        |               | SG9[2-0]    |                  |           | SG8[2-0] |         |
|                  |      | 1             | 0             |               | 110 110     |                  |           |          |         |
| MISO Return Wo   | ord  |               | bits [23 - 0] |               |             |                  |           |          |         |
| 0000_110[R/W     | ]    | Register Data |               |               |             |                  |           |          |         |

See Table 25 for the selectable Wetting Current level values for both SPx and SGx pins.

### 7.9.9 Wetting Current Level SG Register 2

Three bits are used to control the configurable wetting currents for each individual input pin with the values set in the Table 24. The default configuration is 16 mA for all channels. The MCU may change or update the wetting current register via software at any time in Normal mode.

Table 24. Wetting Current Level SG Register 2

| Register Address | R/W  |                 |               |                                  | SPI Data E  | Bits [23 - 0] |           |             |         |  |
|------------------|------|-----------------|---------------|----------------------------------|-------------|---------------|-----------|-------------|---------|--|
| [31-25]          | [24] | bit 23          | bit 23        | bit 23                           | bit 23      | bit 23        | bit 23    | bit 23      | bit 23  |  |
| 0000_111         | 0/1  | FAULT<br>STATUS | INTflg        | INTflg Unused                    |             |               |           |             |         |  |
|                  |      | Х               | Х             | 0                                | 0           | 0             | 0         | 0           | 0       |  |
|                  |      | bit 15          |               | bit [14 - 12] bit [11 - 9] bit 8 |             |               |           |             |         |  |
|                  |      | Unused          |               | SG20 [2-0]                       |             |               | SG19[2-0] |             | SG18[2] |  |
| Default on POF   | ₹    | 0               |               | 110                              |             |               | 110       |             | 1       |  |
|                  |      | bit [7          | 7 - 6]        |                                  | bit [5 - 3] |               |           | bit [2 - 0] |         |  |
|                  |      | SG18            | 3[1-0]        |                                  | SG17[2-0]   |               |           | SG16[2-0]   |         |  |
|                  |      | 1               | 10 110 110    |                                  |             |               |           |             |         |  |
| MISO Return Wo   | ord  |                 | bits [23 - 0] |                                  |             |               |           |             |         |  |
| 0000_111[R/W     | ]    |                 | Register Data |                                  |             |               |           |             |         |  |

See Table 25 for the selectable Wetting Current level values for both SPx and SGx pins.

Table 25. SPx/SGx Selectable Wetting Current Levels

|       | SPx/SGx[2-0] |       | Wetting Current Level |  |  |
|-------|--------------|-------|-----------------------|--|--|
| bit 2 | bit 1        | bit 0 |                       |  |  |
| 0     | 0            | 0     | 2.0 mA                |  |  |
| 0     | 0            | 1     | 6.0 mA                |  |  |
| 0     | 1            | 0     | 8.0 mA                |  |  |
| 0     | 1            | 1     | 10 mA                 |  |  |
| 1     | 0            | 0     | 12 mA                 |  |  |
| 1     | 0            | 1     | 14 mA                 |  |  |
| 1     | 1            | 0     | 16 mA                 |  |  |
| 1     | 1            | 1     | 20 mA                 |  |  |

## 7.9.10 Continuous Wetting Current SP Register

Each switch input has a designated 20 ms timer. The timer starts when the specific switch input crosses the comparator threshold. When the 20 ms timer expires, the contact current is reduced from the configured wetting current (e.g. 16 mA) to the sustain current. The wetting current is defined to be an elevated level reducing to the lower sustain current level after the timer has expired. With multiple wetting current timers disabled, power dissipation for the IC must be considered see Figure 25.

The MCU may change or update the continuous wetting current register via software at any time in Normal mode. This allows the MCU to control the amount of time wetting current is applied to the switch contact. Programming the continuous wetting current bit to logic [0] operates normally with a higher wetting current followed by sustain current after 20 ms (pulsed Wetting current operation). Programming to logic [1] enables the continuous wetting current (Table 26) and result in a full time wetting current level. The continuous wetting current register defaults to 0 (pulse wetting current operation).

Table 26. Continuous Wetting Current SP Register

| Register Address | R/W  |                 |        |               | SPI Data E | Bits [23 - 0] |        |        |        |  |  |  |
|------------------|------|-----------------|--------|---------------|------------|---------------|--------|--------|--------|--|--|--|
| [31-25]          | [24] | bit 23          | bit 22 | bit 21        | bit 20     | bit 19        | bit 18 | bit 17 | bit 16 |  |  |  |
| 0001_011         | 0/1  | FAULT<br>STATUS | INTflg |               | Unused     |               |        |        |        |  |  |  |
|                  |      | Х               | Х      | 0             | 0          | 0             | 0      | 0      | 0      |  |  |  |
|                  |      | bit 15          | bit 14 | bit 13        | bit 12     | bit 11        | bit 10 | bit 9  | bit 8  |  |  |  |
|                  |      |                 | Unu    | ised          |            | SP11          | SP10   | SP9    | SP8    |  |  |  |
| Default on POF   | ₹    | 0               | 0      | 0 0 0 0 0     |            |               |        |        |        |  |  |  |
|                  |      | bit 7           | bit 6  | bit 5         | bit 4      | bit 3         | bit 2  | bit 1  | bit 0  |  |  |  |
|                  |      | SP7             | SP6    | SP5           | SP4        | SP3           | SP2    | SP1    | SP0    |  |  |  |
|                  |      | 0               | 0      | 0             | 0          | 0             | 0      | 0      | 0      |  |  |  |
| MISO Return Wo   | ord  | bit 23          | bit 22 | bits [21 - 0] |            |               |        |        |        |  |  |  |
| 0001_011[R/W     | ]    | FAULT<br>STATUS | INTflg | Register Data |            |               |        |        |        |  |  |  |

#### 7.9.11 Continuous Wetting Current SG Register

Each switch input has a designated 20 ms timer. The timer starts when the specific switch input crosses the comparator threshold. When the 20 ms timer expires, the contact current is reduced from the configured wetting current (e.g. 16 mA) to 2.0 mA. The wetting current is defined to be at an elevated level that reduces to the lower sustain current level after the timer has expired. With multiple wetting current timers disabled, power dissipation for the IC must be considered.

The MCU may change or update the continuous wetting current register via software at any time in Normal mode. This allows the MCU to control the amount of time wetting current is applied to the switch contact. Programming the continuous wetting current bit to logic [0] operates normally with a higher wetting current followed by sustain current after 20 ms (Pulse wetting current operation). Programming to logic [1] enables the continuous wetting current (Table 27) and results in a full time wetting current level. The continuous wetting current register defaults to 0 (pulse wetting current operation).

Table 27. Continuous Wetting Current SG Register

| Register Address | R/W  |                 |        |               | SPI Data B | Bits [23 - 0] |        |        |        |  |
|------------------|------|-----------------|--------|---------------|------------|---------------|--------|--------|--------|--|
| [31-25]          | [24] | bit 23          | bit 22 | bit 21        | bit 20     | bit 19        | bit 18 | bit 17 | bit 16 |  |
| 0001_100         | 0/1  | FAULT<br>STATUS | INTflg | Unused        | SG20       | SG19          | SG18   | SG17   | SG16   |  |
|                  |      | Х               | Х      | 0             | 0          | 0             | 0      | 0      | 0      |  |
|                  |      |                 | bit 14 | bit 13        | bit 12     | bit 11        | bit 10 | bit 9  | bit 8  |  |
|                  |      | SG15            | SG14   | SG13          | SG12       | SG11          | SG10   | SG9    | SG8    |  |
| Default on POR   | ₹    | 0               | 0      | 0             | 0          | 0             | 0      | 0      | 0      |  |
|                  |      | bit 7           | bit 6  | bit 5         | bit 4      | bit 3         | bit 2  | bit 1  | bit 0  |  |
|                  |      | SG7             | SG6    | SG5           | SG4        | SG3           | SG2    | SG1    | SG0    |  |
|                  |      | 0               | 0      | 0             | 0          | 0             | 0      | 0      | 0      |  |
| MISO Return Wo   | ord  | bit 23          | bit 22 | bits [21 - 0] |            |               |        |        |        |  |
| 0001_100[R/W     | ]    | FAULT<br>STATUS | INTflg | Register Data |            |               |        |        |        |  |



Figure 25. Pulsed/Continuos Wetting Current Configuration

## 7.9.12 Interrupt Enable SP Register

The interrupt register defines the inputs allowed to interrupt the CD1030 Normal mode. Programming the interrupt bit to logic [0] disables the specific input from generating an interrupt. Programming the interrupt bit to logic [1] enables the specific input to generate an interrupt with switch change of state. The MCU may change or update the interrupt register via software at any time in Normal mode. The Interrupt register defaults to 1 (Interrupt enabled).

Table 28. Interrupt Enable SP Register

| Register Address | R/W  |                 |        |                                         | SPI Data E | Bits [23 - 0] |        |        |        |  |
|------------------|------|-----------------|--------|-----------------------------------------|------------|---------------|--------|--------|--------|--|
| [31-25]          | [24] | bit 23          | bit 22 | bit 21                                  | bit 20     | bit 19        | bit 18 | bit 17 | bit 16 |  |
| 0001_101         | 0/1  | FAULT<br>STATUS | INTflg |                                         |            | Unu           | ised   |        |        |  |
|                  |      | Х               | Х      | 0                                       | 0          | 0             | 0      | 0      | 0      |  |
|                  |      | bit 15          | bit 14 | bit 13 bit 12 bit 11 bit 10 bit 9 bit 8 |            |               |        |        |        |  |
|                  |      |                 | Unu    | ised                                    |            | SP11          | SP10   | SP9    | SP8    |  |
| Default on POF   | ₹    | 0               | 0      | 0                                       | 0          | 1             | 1      | 1      | 1      |  |
|                  |      | bit 7           | bit 6  | bit 5                                   | bit 4      | bit 3         | bit 2  | bit 1  | bit 0  |  |
|                  |      | SP7             | SP6    | SP5                                     | SP4        | SP3           | SP2    | SP1    | SP0    |  |
|                  |      | 1               | 1      | 1                                       | 1          | 1             | 1      | 1      | 1      |  |
| MISO Return Wo   | ord  | bit 23          | bit 22 | bits [21 - 0]                           |            |               |        |        |        |  |
| 0001_101[R/W     | ]    | FAULT<br>STATUS | INTflg | Register Data                           |            |               |        |        |        |  |

## 7.9.13 Interrupt Enable SG Register

The interrupt register defines the inputs allowed to interrupt the CD1030 Normal mode. Programming the interrupt bit to logic [0] disables the specific input from generating an interrupt. Programming the interrupt bit to logic [1] enables the specific input to generate an interrupt with switch change of state. The MCU may change or update the interrupt register via software at any time in Normal mode. The Interrupt register defaults to 1 (Interrupt enabled).

Table 29. Interrupt Enable SG register

| Register Address | R/W  |                 |        |                 | SPI Data B | Bits [23 - 0] |        |        |        |
|------------------|------|-----------------|--------|-----------------|------------|---------------|--------|--------|--------|
| [31-25]          | [24] | bit 23          | bit 22 | bit 21          | bit 20     | bit 19        | bit 18 | bit 17 | bit 16 |
| 0001_110         | 0/1  | FAULT<br>STATUS | INTflg | Unused          | SG20       | SG19          | SG18   | SG17   | SG16   |
|                  |      | Х               | Х      | 0               | 1          | 1             | 1      | 1      | 1      |
|                  |      | bit 15          | bit 14 | bit 13          | bit 12     | bit 11        | bit 10 | bit 9  | bit 8  |
|                  |      |                 | SG14   | SG13            | SG12       | SG11          | SG10   | SG9    | SG8    |
| Default on POF   | ₹    | 1               | 1      | 1               | 1          | 1             | 1      | 1      | 1      |
|                  |      | bit 7           | bit 6  | bit 5           | bit 4      | bit 3         | bit 2  | bit 1  | bit 0  |
|                  |      | SG7             | SG6    | SG5             | SG4        | SG3           | SG2    | SG1    | SG0    |
|                  |      | 1               | 1      | 1               | 1          | 1             | 1      | 1      | 1      |
| MISO Return Wo   | ord  | bit 23          | bit 22 | 2 bits [21 - 0] |            |               |        |        |        |
| 0001_110[R/W     | ]    | FAULT<br>STATUS | INTflg | Register Data   |            |               |        |        |        |

## 7.9.14 Low-power Mode Configuration

The device has various configuration settings for the Low-power mode operation. The configuration settings are as follows:

- int[3-0] is used to set the interrupt timer value. With the interrupt timer set, the IC wakes up after the selected timer expires and issues an interrupt. This register can be selected to be OFF such that the IC does not wake-up from an interrupt timer.
- poll[3-0] is used to set the normal polling rate for the IC. The polling rate is the time between polling events. The current sources
  become active at this time for a time of t<sub>ACTIVEPOLLSG</sub> or t<sub>ACTIVEPOLLSB</sub> for SG or SB channels respectively.

Table 30. Low-power Mode Configuration Register

| Register Address | R/W  |                 |        |               | SPI Data E | Bits [23 - 0] |        |        |        |  |  |  |
|------------------|------|-----------------|--------|---------------|------------|---------------|--------|--------|--------|--|--|--|
| [31-25]          | [24] | bit 23          | bit 22 | bit 21        | bit 20     | bit 19        | bit 18 | bit 17 | bit 16 |  |  |  |
| 0001_111         | 0/1  | FAULT<br>STATUS | INTflg |               |            | Unı           | ised   |        |        |  |  |  |
|                  |      | Х               | Х      | 0             | 0          | 0             | 0      | 0      | 0      |  |  |  |
|                  |      | bit 15          | bit 14 |               |            |               |        |        |        |  |  |  |
|                  |      | Unused          |        |               |            |               |        |        |        |  |  |  |
| Default on POF   | ₹    | 0               | 0      | 0 0 0 0 0     |            |               |        |        |        |  |  |  |
|                  |      | bit 7           | bit 6  | bit 5         | bit 4      | bit 3         | bit 2  | bit 1  | bit 0  |  |  |  |
|                  |      | int3            | int2   | int1          | int0       | poll3         | poll2  | poll1  | poll0  |  |  |  |
|                  |      | 0               | 0      | 0             | 0          | 1             | 1      | 1      | 1      |  |  |  |
| MISO Return Wo   | ord  | bit 23          | bit 22 | bits [21 - 0] |            |               |        |        |        |  |  |  |
| 0001_111[R/W     | ]    | FAULT<br>STATUS | INTflg | Register Data |            |               |        |        |        |  |  |  |

Table 31. Low-power Mode Configuration Bits Definition

| Bit    | Functions    | Default Value | Descr                                                                                                                                                                 | ription                                                                                                                                                |
|--------|--------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| 23     | FAULT STATUS | Х             | It is set when a fault occurs and it is cleared upon no longer present. It is a global variable and clear                                                             |                                                                                                                                                        |
| 22     | INTflg       | Х             | It is set when an interrupt event occurs and it is containing the INTflg. It is a global variable and cle                                                             |                                                                                                                                                        |
| 21 - 8 | Unused       | 0             | Unused                                                                                                                                                                |                                                                                                                                                        |
|        |              |               | Set the Interrupt timer value                                                                                                                                         |                                                                                                                                                        |
| 7 - 4  | int[3-0]     | 0000          | • 0000 - OFF<br>• 0001 - 6.0 ms<br>• 0010 - 12 ms<br>• 0011 - 24 ms<br>• 0100 - 48 ms<br>• 0101 - 96 ms<br>• 0110 - 192 ms<br>• 0111 - 394 ms                         | • 1000 - 4.0 ms<br>• 1001 - 8.0 ms<br>• 1010 - 16 ms<br>• 1011 - 32 ms<br>• 1100 - 64 ms<br>• 1101 - 128 ms<br>• 1110 - 256 ms<br>• 1111 - 512 ms      |
| 3 - 0  | poll[3-0]    | 1111          | Set the polling rate for switch detection  • 0000 - 3.0 ms • 0001 - 6.0 ms • 0010 - 12 ms • 0011 - 24 ms • 0100 - 48 ms • 0101 - 68 ms • 0110 - 76 ms • 0111 - 128 ms | • 1000 - 32 ms<br>• 1001 - 36 ms<br>• 1010 - 40 ms<br>• 1011 - 44 ms<br>• 1100 - 52 ms<br>• 1101 - 56 ms<br>• 1110 - 60 ms<br>• 1111 - 64 ms (default) |

## 7.9.15 Wake-up Enable Register SP

The wake-up register defines the inputs allowed to wake the CD1030 from Low-power mode. Programming the wake-up bit to logic [0] disables the specific input from waking the IC (Table 32). Programming the wake-up bit to logic [1] enables the specific input to wake-up with switch change of state. The MCU may change or update the wake-up register via software at any time in Normal mode. The Wake-up register defaults to 1 (wake-up enabled). If all channels (SG and SB) have the Wake-up bit disabled, the device disables the polling timer to reduce the current consumption during Low-power mode.

Table 32. Wake-up Enable SP Register

| Register Address | R/W  |                 |        |               | SPI Data E | Bits [23 - 0] |        |        |        |  |
|------------------|------|-----------------|--------|---------------|------------|---------------|--------|--------|--------|--|
| [31-25]          | [24] | bit 23          | bit 22 | bit 21        | bit 20     | bit 19        | bit 18 | bit 17 | bit 16 |  |
| 0010_000         | 0/1  | FAULT<br>STATUS | INTflg |               |            | Unu           | ised   |        |        |  |
|                  |      | Х               | Х      | 0             | 0          | 0             | 0      | 0      | 0      |  |
|                  |      | bit 15          | bit 14 | bit 13        | bit 12     | bit 11        | bit 10 | bit 9  | bit 8  |  |
|                  |      |                 | Unı    | ised          |            | SP11          | SP10   | SP9    | SP8    |  |
| Default on POF   | ₹    | 0               | 0      | 0             | 0          | 1             | 1      | 1      | 1      |  |
|                  |      | bit 7           | bit 6  | bit 5         | bit 4      | bit 3         | bit 2  | bit 1  | bit 0  |  |
|                  |      | SP7             | SP6    | SP5           | SP4        | SP3           | SP2    | SP1    | SP0    |  |
|                  |      | 1               | 1      | 1             | 1          | 1             | 1      | 1      | 1      |  |
| MISO Return Wo   | ord  | bit 23          | bit 22 | bits [21 - 0] |            |               |        |        |        |  |
| 0010_000[R/W     | ]    | FAULT<br>STATUS | INTflg | Register Data |            |               |        |        |        |  |

## 7.9.16 Wake-up Enable Register SG

The wake-up register defines the inputs allowed to wake the CD1030 from Low-power mode. Programming the wake-up bit to logic [0] disables the specific input from waking the IC (Table 33). Programming the wake-up bit to logic [1] enables the specific input to wake-up with any switch change of state. The MCU may change or update the wake-up register via software at any time in Normal mode. The Wake-up register defaults to 1 (wake-up enabled). If all channels (SG and SB) have the Wake-up bit disabled, the device disables the polling timer to reduce the current consumption during Low-power mode.

Table 33. Wake-up Enable SG Register

| Register Address | R/W  |                 |        |               | SPI Data B | Bits [23 - 0] |        |        |        |  |
|------------------|------|-----------------|--------|---------------|------------|---------------|--------|--------|--------|--|
| [31-25]          | [24] | bit 23          | bit 22 | bit 21        | bit 20     | bit 19        | bit 18 | bit 17 | bit 16 |  |
| 0010_001         | 0/1  | FAULT<br>STATUS | INTflg | Unused        | SG20       | SG19          | SG18   | SG17   | SG16   |  |
|                  |      | Х               | Х      | 0             | 1          | 1             | 1      | 1      | 1      |  |
|                  |      | bit 15          | bit 14 | bit 13        | bit 12     | bit 11        | bit 10 | bit 9  | bit 8  |  |
|                  |      | SG15            | SG14   | SG13          | SG12       | SG11          | SG10   | SG9    | SG8    |  |
| Default on POF   | ₹    | 1               | 1      | 1             | 1          | 1             | 1      | 1      | 1      |  |
|                  |      | bit 7           | bit 6  | bit 5         | bit 4      | bit 3         | bit 2  | bit 1  | bit 0  |  |
|                  |      | SG7             | SG6    | SG5           | SG4        | SG3           | SG2    | SG1    | SG0    |  |
|                  |      | 1               | 1      | 1             | 1          | 1             | 1      | 1      | 1      |  |
| MISO Return Wo   | ord  | bit 23          | bit 22 | bits [21 - 0] |            |               |        |        |        |  |
| 0010_001[R/W     | ]    | FAULT<br>STATUS | INTflg | Register Data |            |               |        |        |        |  |

## 7.9.17 Comparator Only SP

The comparator only register allows the input comparators to be active during LPM with no polling current. In this case, the inputs can receive a digital signal on the order of the LPM clock cycle and wake-up on a change of state. This register is intended to be used for signals that are driven by an external chip and drive to 5.0 V.

Table 34. Comparator Only SP Register

| Register Address | R/W  |                 |        |               | SPI Data E | Bits [23 - 0] |        |        |        |  |
|------------------|------|-----------------|--------|---------------|------------|---------------|--------|--------|--------|--|
| [31-25]          | [24] | bit 23          | bit 22 | bit 21        | bit 20     | bit 19        | bit 18 | bit 17 | bit 16 |  |
| 0010_010         | 0/1  | FAULT<br>STATUS | INTflg | Unused        |            |               |        |        |        |  |
|                  |      | Х               | Х      | 0             | 0          | 0             | 0      | 0      | 0      |  |
|                  |      | bit 15          | bit 14 | bit 13        | bit 12     | bit 11        | bit 10 | bit 9  | bit 8  |  |
|                  |      |                 | Unu    | ised          |            | SP11          | SP10   | SP9    | SP8    |  |
| Default on POR   | !    | 0               | 0      | 0             | 0          | 0             | 0      | 0      | 0      |  |
|                  |      | bit 7           | bit 6  | bit 5         | bit 4      | bit 3         | bit 2  | bit 1  | bit 0  |  |
|                  |      | SP7             | SP6    | SP5           | SP4        | SP3           | SP2    | SP1    | SP0    |  |
|                  |      | 0               | 0      | 0             | 0          | 0             | 0      | 0      | 0      |  |
| MISO Return Wo   | rd   | bit 23          | bit 22 | bits [21 - 0] |            |               |        |        |        |  |
| 0010_010[R/W]    |      | FAULT<br>STATUS | INTflg | Register Data |            |               |        |        |        |  |

## 7.9.18 Comparator Only SG

The comparator only register allows the input comparators to be active during LPM with no polling current. In this case, the inputs can receive a digital signal on the order of the LPM clock cycle and wake-up on a change of state. This register is intended to be used for signals driven by an external chip and drive to 5.0 V.

Table 35. Comparator Only SG Register

| Register Address | R/W  |                 |        |               | SPI Data B | Bits [23 - 0] |        |        |        |
|------------------|------|-----------------|--------|---------------|------------|---------------|--------|--------|--------|
| [31-25]          | [24] | bit 23          | bit 22 | bit 21        | bit 20     | bit 19        | bit 18 | bit 17 | bit 16 |
| 0010_011         | 0/1  | FAULT<br>STATUS | INTflg | Unused        | SG20       | SG19          | SG18   | SG17   | SG16   |
|                  |      | Х               | Х      | 0             | 0          | 0             | 0      | 0      | 0      |
|                  |      | bit 15          | bit 14 | bit 13        | bit 12     | bit 11        | bit 10 | bit 9  | bit 8  |
|                  |      |                 | SG14   | SG13          | SG12       | SG11          | SG10   | SG9    | SG8    |
| Default on POR   |      | 0               | 0      | 0             | 0          | 0             | 0      | 0      | 0      |
|                  |      | bit 7           | bit 6  | bit 5         | bit 4      | bit 3         | bit 2  | bit 1  | bit 0  |
|                  |      | SG7             | SG6    | SG5           | SG4        | SG3           | SG2    | SG1    | SG0    |
|                  |      | 0               | 0      | 0             | 0          | 0             | 0      | 0      | 0      |
| MISO Return Wo   | rd   | bit 23          | bit 22 | bits [21 - 0] |            |               |        |        |        |
| 0010_011[R/W]    |      | FAULT<br>STATUS | INTflg | Register Data |            |               |        |        |        |

## 7.9.19 LPM Voltage Threshold SP Configuration

The CD1030 is able to use different voltage thresholds to wake-up from LPM. When configured as SG, a Logic [0] means the input uses the LPM delta voltage threshold to determine the state of the switch. A Logic [1] means the input uses the Normal threshold (VICTHR) to determine the state of the switch. When configured as an SB, it only uses the 4.0 V threshold regardless the status of the LPM voltage threshold bit. The user must ensure the correct current level is set to allow the crossing of the normal mode threshold (typ 4.0 V).

Table 36. LPM Voltage Threshold Configuration SP Register

| Register Address | R/W  |                 |        |               | SPI Data E | Bits [23 - 0] |        |        |        |  |
|------------------|------|-----------------|--------|---------------|------------|---------------|--------|--------|--------|--|
| [31-25]          | [24] | bit 23          | bit 22 | bit 21        | bit 20     | bit 19        | bit 18 | bit 17 | bit 16 |  |
| 0010_100         | 0/1  | FAULT<br>STATUS | INTflg |               |            | Unı           | ised   |        |        |  |
|                  |      | 0               | 0      | 0             | 0          | 0             | 0      | 0      | 0      |  |
|                  |      | bit 15          | bit 14 | bit 13        | bit 12     | bit 11        | bit 10 | bit 9  | bit 8  |  |
|                  |      |                 | Unı    | ised          |            | SP11          | SP10   | SP9    | SP8    |  |
| Default on POF   | ₹    | 0               | 0      | 0             | 0          | 0             | 0      | 0      | 0      |  |
|                  |      | bit 7           | bit 6  | bit 5         | bit 4      | bit 3         | bit 2  | bit 1  | bit 0  |  |
|                  |      | SP7             | SP6    | SP5           | SP4        | SP3           | SP2    | SP1    | SP0    |  |
|                  |      | 0               | 0      | 0             | 0          | 0             | 0      | 0      | 0      |  |
| MISO Return Wo   | ord  | bit 23          | bit 22 | bits [21 - 0] |            |               |        |        |        |  |
| 0010_100[R/W     | ]    | FAULT<br>STATUS | INTflg | Register Data |            |               |        |        |        |  |

## 7.9.20 LPM Voltage threshold SG Configuration

The CD1030 is able to use different voltage thresholds to wake-up from LPM. A Logic 0 means the input uses the LPM delta voltage threshold to determine the state of the switch. A Logic [1] means the input uses the Normal threshold ( $V_{ICTHR}$ ) to determine the state of the switch. The user must ensure the correct current level is set to allow crossing of the normal mode threshold (typ 4.0 V).

Table 37. LPM Voltage Threshold Configuration SG Register

| Register Address | R/W  |                 |        |               | SPI Data E | Bits [23 - 0] |        |        |        |
|------------------|------|-----------------|--------|---------------|------------|---------------|--------|--------|--------|
| [31-25]          | [24] | bit 23          | bit 22 | bit 21        | bit 20     | bit 19        | bit 18 | bit 17 | bit 16 |
| 0010_101         | 0/1  | FAULT<br>STATUS | INTflg | Unused        | SG20       | SG19          | SG18   | SG17   | SG16   |
|                  |      | Х               | Х      | 0             | 0          | 0             | 0      | 0      | 0      |
|                  |      |                 | bit 14 | bit 13        | bit 12     | bit 11        | bit 10 | bit 9  | bit 8  |
|                  |      |                 | SG14   | SG13          | SG12       | SG11          | SG10   | SG9    | SG8    |
| Default on POF   | ₹    | 0               | 0      | 0             | 0          | 0             | 0      | 0      | 0      |
|                  |      | bit 7           | bit 6  | bit 5         | bit 4      | bit 3         | bit 2  | bit 1  | bit 0  |
|                  |      | SG7             | SG6    | SG5           | SG4        | SG3           | SG2    | SG1    | SG0    |
|                  |      | 0               | 0      | 0             | 0          | 0             | 0      | 0      | 0      |
| MISO Return Wo   | ord  | bit 23          | bit 22 | bits [21 - 0] |            |               |        |        |        |
| 0010_101[R/W     | ]    | FAULT<br>STATUS | INTflg | Register Data |            |               |        |        |        |

## 7.9.21 Polling Current SP Configuration

The normal polling current for LPM is 2.0 mA for SB channels and 1.0 mA for SG channels, A logic [0] selects the normal polling current for each individual channel. By writing a Logic [1], the user may choose to select the  $I_{WET}$  current value as defined in the wetting current level registers. This results in higher LPM currents, but may be used in cases when a higher polling current is needed.

Table 38. Polling Current Configuration SP Register

| Register Address | R/W  |                 |        |                  | SPI Data B | Bits [23 - 0] |        |        |        |
|------------------|------|-----------------|--------|------------------|------------|---------------|--------|--------|--------|
| [31-25]          | [24] | bit 23          | bit 22 | bit 21           | bit 20     | bit 19        | bit 18 | bit 17 | bit 16 |
| 0010_110         | 0/1  | FAULT<br>STATUS | INTflg | Unused           |            |               |        |        |        |
|                  |      | Х               | Х      | 0                | 0          | 0             | 0      | 0      | 0      |
|                  |      | bit 15          | bit 14 | bit 13           | bit 12     | bit 11        | bit 10 | bit 9  | bit 8  |
|                  |      |                 | Unu    | ised             |            | SP11          | SP10   | SP9    | SP8    |
| Default on POF   | ₹    | 0               | 0      | 0 0 0 0 0        |            |               |        |        |        |
|                  |      | bit 7           | bit 6  | bit 5            | bit 4      | bit 3         | bit 2  | bit 1  | bit 0  |
|                  |      | SP7             | SP6    | SP5              | SP4        | SP3           | SP2    | SP1    | SP0    |
|                  |      | 0               | 0      | 0                | 0          | 0             | 0      | 0      | 0      |
| MISO Return Wo   | ord  | bit 23          | bit 22 | 22 bits [21 - 0] |            |               |        |        |        |
| 0010_110[R/W     | ]    | FAULT<br>STATUS | INTflg | Register Data    |            |               |        |        |        |

## 7.9.22 Polling Current SG Configuration

A logic [0] selects the normal polling current for LPM = 1.0 mA. By writing a logic [1], the user can select the  $I_{WET}$  current value as defined in the wetting current registers for LPM. This results in higher LPM currents, but may be used in cases when a higher polling current is needed.

Table 39. Polling Current Configuration SG Register

| Register Address | R/W  |                 |        |                      | SPI Data B | Bits [23 - 0] |        |        |        |
|------------------|------|-----------------|--------|----------------------|------------|---------------|--------|--------|--------|
| [31-25]          | [24] | bit 23          | bit 22 | bit 21               | bit 20     | bit 19        | bit 18 | bit 17 | bit 16 |
| 0010_111         | 0/1  | FAULT<br>STATUS | INTflg | Unused               | SG20       | SG19          | SG18   | SG17   | SG16   |
|                  |      | Х               | Х      | 0                    | 0          | 0             | 0      | 0      | 0      |
|                  |      | bit 15          | bit 14 | bit 13               | bit 12     | bit 11        | bit 10 | bit 9  | bit 8  |
|                  |      |                 | SG14   | SG13                 | SG12       | SG11          | SG10   | SG9    | SG8    |
| Default on POF   | ₹    | 0               | 0      | 0                    | 0          | 0             | 0      | 0      | 0      |
|                  |      | bit 7           | bit 6  | bit 5                | bit 4      | bit 3         | bit 2  | bit 1  | bit 0  |
|                  |      | SG7             | SG6    | SG5                  | SG4        | SG3           | SG2    | SG1    | SG0    |
|                  |      | 0               | 0      | 0                    | 0          | 0             | 0      | 0      | 0      |
| MISO Return Wo   | ord  | bit 23          | bit 22 | bit 22 bits [21 - 0] |            |               |        |        |        |
| 0010_111[R/W     | ]    | FAULT<br>STATUS | INTflg | Register Data        |            |               |        |        |        |

## 7.9.23 Slow Polling SP

The normal polling rate is defined in the Low-power mode configuration register. If the user is able to poll at a slower rate (4x), the LPM current level decreases significantly. Setting the bit to [0] results in the input polling at the normal rate as selected. Setting the bit to [1] results in the input being polled at a slower frequency at 4x the normal rate.

Table 40. Slow Polling SP Register

| Register Address | R/W  |                 |        |               | SPI Data E | Bits [23 - 0] |        |        |        |
|------------------|------|-----------------|--------|---------------|------------|---------------|--------|--------|--------|
| [31-25]          | [24] | bit 23          | bit 22 | bit 21        | bit 20     | bit 19        | bit 18 | bit 17 | bit 16 |
| 0011_000         | 0/1  | FAULT<br>STATUS | INTflg |               |            | Unı           | ised   |        |        |
|                  |      | Х               | Х      | 0             | 0          | 0             | 0      | 0      | 0      |
|                  |      | bit 15          | bit 14 | bit 13        | bit 12     | bit 11        | bit 10 | bit 9  | bit 8  |
|                  |      |                 | Unused |               |            |               | SP10   | SP9    | SP8    |
| Default on POF   | ₹    | 0               | 0      | 0             | 0          | 0             | 0      | 0      | 0      |
|                  |      | bit 7           | bit 6  | bit 5         | bit 4      | bit 3         | bit 2  | bit 1  | bit 0  |
|                  |      | SP7             | SP6    | SP5           | SP4        | SP3           | SP2    | SP1    | SP0    |
|                  |      | 0               | 0      | 0             | 0          | 0             | 0      | 0      | 0      |
| MISO Return Wo   | ord  | bit 23          | bit 22 | bits [21 - 0] |            |               |        |        |        |
| 0011_000[R/W     | ]    | FAULT<br>STATUS | INTflg | Register Data |            |               |        |        |        |

## 7.9.24 Slow Polling SG

The normal polling rate is defined in the Low-power mode configuration register. If the user is able to poll at a slower rate (4x), the LPM current level decreases significantly. Setting the bit to [0] results in the input polling at the normal rate as selected. Setting the bit to [1] results in the input being polled at a slower frequency at 4x the normal rate.

Table 41. Slow Polling SG Register

| Register Address | R/W  |                 |        |                      | SPI Data B                                                          | Bits [23 - 0] |        |        |        |  |
|------------------|------|-----------------|--------|----------------------|---------------------------------------------------------------------|---------------|--------|--------|--------|--|
| [31-25]          | [24] | bit 23          | bit 22 | bit 21               | bit 20                                                              | bit 19        | bit 18 | bit 17 | bit 16 |  |
| 0011_001         | 0/1  | FAULT<br>STATUS | INTflg | Unused               | SG20                                                                | SG19          | SG18   | SG17   | SG16   |  |
|                  |      | Х               | Х      | 0                    | 0                                                                   | 0             | 0      | 0      | 0      |  |
|                  |      | bit 15          | bit 14 | bit 13               | bit 12                                                              | bit 11        | bit 10 | bit 9  | bit 8  |  |
|                  |      |                 | SG14   | SG13                 | SG13         SG12         SG11         SG10         SG9         SG8 |               |        |        |        |  |
| Default on POF   | ₹    | 0               | 0      | 0                    | 0                                                                   | 0             | 0      | 0      | 0      |  |
|                  |      | bit 7           | bit 6  | bit 5                | bit 4                                                               | bit 3         | bit 2  | bit 1  | bit 0  |  |
|                  |      | SG7             | SG6    | SG5                  | SG4                                                                 | SG3           | SG2    | SG1    | SG0    |  |
|                  |      | 0               | 0      | 0                    | 0                                                                   | 0             | 0      | 0      | 0      |  |
| MISO Return Wo   | ord  | bit 23          | bit 22 | bit 22 bits [21 - 0] |                                                                     |               |        |        |        |  |
| 0011_001[R/W     | ]    | FAULT<br>STATUS | INTflg | Register Data        |                                                                     |               |        |        |        |  |

## 7.9.25 Wake-up Debounce SP

The IC is able to extend the time the active polling takes place to ensure a true change of state has occurred in LPM, and reduce the chance noise has impacted the measurement. If this bit is [0], the IC uses a voltage difference technique to determine if a switch has changed state. If this bit is set [1], the IC debounces the measurement by continuing to source the LPM polling current for an additional 1.2 ms and take the measurement based on the final voltage level. This helps to ensure the switch is detected correctly in noisy systems.

Table 42. Wake-up Debounce SP Register

| Register Address | R/W  |                 |        |                     | SPI Data E | Bits [23 - 0] |        |        |        |  |
|------------------|------|-----------------|--------|---------------------|------------|---------------|--------|--------|--------|--|
| [31-25]          | [24] | bit 23          | bit 22 | bit 21              | bit 20     | bit 19        | bit 18 | bit 17 | bit 16 |  |
| 0011_010         | 0/1  | FAULT<br>STATUS | INTflg | Unused              |            |               |        |        |        |  |
|                  |      | Х               | Х      | 0                   | 0          | 0             | 0      | 0      | 0      |  |
|                  |      | bit 15          | bit 14 | bit 13              | bit 12     | bit 11        | bit 10 | bit 9  | bit 8  |  |
|                  |      |                 | Unı    | nused SP11 SP10 SP9 |            |               |        |        | SP8    |  |
| Default on POF   | ₹    | 0               | 0      | 0 0 0 0 0           |            |               |        |        |        |  |
|                  |      | bit 7           | bit 6  | bit 5               | bit 4      | bit 3         | bit 2  | bit 1  | bit 0  |  |
|                  |      | SP7             | SP6    | SP5                 | SP4        | SP3           | SP2    | SP1    | SP0    |  |
|                  |      | 0               | 0      | 0                   | 0          | 0             | 0      | 0      | 0      |  |
| MISO Return Wo   | ord  | bit 23          | bit 22 | 2 bits [21 - 0]     |            |               |        |        |        |  |
| 0011_010[R/W     | ]    | FAULT<br>STATUS | INTflg | Register Data       |            |               |        |        |        |  |

## 7.9.26 Wake-up Debounce SG

The IC is able to extend the time the active polling takes place to ensure a true change of state has occurred in LPM, and reduce the chance noise has impacted the measurement. If this bit is [0], the IC uses a voltage difference technique to determine if a switch has changed state. If this bit is set [1], the IC debounces the measurement by continuing to source the LPM polling current for an additional 1.2 ms, and take the measurement based on the final voltage level. This helps to ensure the switch is detected correctly in noisily systems.

Table 43. Wake-up Debounce SG Register

| Register Address | R/W  |                 |        |                      | SPI Data E | Bits [23 - 0] |        |        |        |
|------------------|------|-----------------|--------|----------------------|------------|---------------|--------|--------|--------|
| [31-25]          | [24] | bit 23          | bit 22 | bit 21               | bit 20     | bit 19        | bit 18 | bit 17 | bit 16 |
| 0011_011         | 0/1  | FAULT<br>STATUS | INTflg | Unused               | SG20       | SG19          | SG18   | SG17   | SG16   |
|                  |      | Х               | Х      | 0                    | 0          | 0             | 0      | 0      | 0      |
|                  |      | bit 15          | bit 14 | bit 13               | bit 12     | bit 11        | bit 10 | bit 9  | bit 8  |
|                  |      |                 | SG14   | SG13                 | SG12       | SG11          | SG10   | SG9    | SG8    |
| Default on POF   | ₹    | 0               | 0      | 0                    | 0          | 0             | 0      | 0      | 0      |
|                  |      | bit 7           | bit 6  | bit 5                | bit 4      | bit 3         | bit 2  | bit 1  | bit 0  |
|                  |      | SG7             | SG6    | SG5                  | SG4        | SG3           | SG2    | SG1    | SG0    |
|                  |      | 0               | 0      | 0                    | 0          | 0             | 0      | 0      | 0      |
| MISO Return Wo   | ord  | bit 23          | bit 22 | bit 22 bits [21 - 0] |            |               |        |        |        |
| 0011_011[R/W     | ]    | FAULT<br>STATUS | INTflg | Register Data        |            |               |        |        |        |

#### 7.9.27 Enter Low-power Mode

Low-power mode (LPM) is used to reduce system quiescent currents. Low-power mode may be entered only by sending the Low-power command. When returning to Normal mode, all register settings are maintained.

The Enter Low-power mode register is write only and has the effect of going to LPM and beginning operation as selected (polling, interrupt timer). When returning from Low-power mode, the CD1030 returns the Read Switch Status SG Register on the first valid SPI transaction. The user should ensure the Read Switch Status SP Register command is sent in the first SPI transaction after POR, to get the remaining SP switch status information in the second SPI transaction.

Table 44. Enter Low-power Mode Command

| Register Address | W    | SPI Data Bits [23 - 0] |
|------------------|------|------------------------|
| [31-25]          | [24] | bits [23 - 16]         |
| 0011_100         | 1    | 0000_0000              |
|                  |      | bits [15 - 8]          |
|                  |      | 0000_0000              |
|                  |      | bits [7 - 0]           |
|                  |      | 0000_0000              |
| MISO Return Wo   | ord  | •                      |

## 7.9.28 AMUX Control Register

The analog voltage on switch inputs may be read by the MCU using the analog command (Table 45). Internal to the CD1030 is a 35-to-1 analog multiplexer. The voltage present on the selected input pin is buffered and made available on the AMUX output pin. The AMUX output pin is clamped to a maximum of V<sub>DDQ</sub> volts regardless of the higher voltages present on the input pin. After an input has been selected as the analog, the corresponding bit in the next MISO data stream is logic [0].

Setting the current to wetting current (configurable) may be useful for reading sensor inputs. Analog currents set by the analog command are pull-up currents for all inputs. The MCU may change or update the analog select register via software at any time in Normal mode. The analog select defaults to no input.

Table 45. AMUX Control Register

| Register Address | R/W  |                 |        |                      | SPI Data B | Bits [23 - 0] |        |        |        |  |
|------------------|------|-----------------|--------|----------------------|------------|---------------|--------|--------|--------|--|
| [31-25]          | [24] | bit 23          | bit 22 | bit 21               | bit 20     | bit 19        | bit 18 | bit 17 | bit 16 |  |
| 0011_101         | 0/1  | FAULT<br>STATUS | INTflg |                      | Unused     |               |        |        |        |  |
|                  |      | Х               | Х      | 0                    | 0          | 0             | 0      | 0      | 0      |  |
|                  |      | bit 15          | bit 14 | bit 13               | bit 12     | bit 11        | bit 10 | bit 9  | bit 8  |  |
|                  |      |                 |        |                      | Unu        | ised          |        |        |        |  |
| Default on POF   | ₹    | 0               | 0      | 0 0 0 0 0            |            |               |        |        |        |  |
|                  |      | bit 7           | bit 6  | bit 5                | bit 4      | bit 3         | bit 2  | bit 1  | bit 0  |  |
|                  |      | Unused          | asett0 |                      |            | asel          | [5-0]  |        |        |  |
|                  |      | 0               | 0      | 0                    | 0          | 0             | 0      | 0      | 0      |  |
| MISO Return Wo   | ord  | bit 23          | bit 22 | bit 22 bits [21 - 0] |            |               |        |        |        |  |
| 0011_101[R/W     | ]    | FAULT<br>STATUS | INTflg | Register Data        |            |               |        |        |        |  |

**Table 46. AMUX Current Select** 

| asett[0] | Zsource          |
|----------|------------------|
| 0        | hi Z (default)   |
| 1        | I <sub>WET</sub> |

Table 47. AMUX channel select

| asel 5 | asel 4 | asel3 | asel 2 | asel 1 | asel 0 | Analog Channel Select |
|--------|--------|-------|--------|--------|--------|-----------------------|
| 0      | 0      | 0     | 0      | 0      | 0      | No Input Selected     |
| 0      | 0      | 0     | 0      | 0      | 1      | SG0                   |
| 0      | 0      | 0     | 0      | 1      | 0      | SG1                   |
| 0      | 0      | 0     | 0      | 1      | 1      | SG2                   |
| 0      | 0      | 0     | 1      | 0      | 0      | SG3                   |
| 0      | 0      | 0     | 1      | 0      | 1      | SG4                   |
| 0      | 0      | 0     | 1      | 1      | 0      | SG5                   |
| 0      | 0      | 0     | 1      | 1      | 1      | SG6                   |
| 0      | 0      | 1     | 0      | 0      | 0      | SG7                   |
| 0      | 0      | 1     | 0      | 0      | 1      | SG8                   |
| 0      | 0      | 1     | 0      | 1      | 0      | SG9                   |
| 0      | 0      | 1     | 0      | 1      | 1      | SG10                  |
| 0      | 0      | 1     | 1      | 0      | 0      | SG11                  |
| 0      | 0      | 1     | 1      | 0      | 1      | SG12                  |
| 0      | 0      | 1     | 1      | 1      | 0      | SG13                  |
| 0      | 0      | 1     | 1      | 1      | 1      | SG14                  |
| 0      | 1      | 0     | 0      | 0      | 0      | SG15                  |
| 0      | 1      | 0     | 0      | 0      | 1      | SG16                  |
| 0      | 1      | 0     | 0      | 1      | 0      | SG17                  |
| 0      | 1      | 0     | 0      | 1      | 1      | SG18                  |
| 0      | 1      | 0     | 1      | 0      | 0      | SG19                  |
| 0      | 1      | 0     | 1      | 0      | 1      | SG20                  |
| 0      | 1      | 0     | 1      | 1      | 0      | SP0                   |
| 0      | 1      | 0     | 1      | 1      | 1      | SP1                   |
| 0      | 1      | 1     | 0      | 0      | 0      | SP2                   |
| 0      | 1      | 1     | 0      | 0      | 1      | SP3                   |
| 0      | 1      | 1     | 0      | 1      | 0      | SP4                   |
| 0      | 1      | 1     | 0      | 1      | 1      | SP5                   |
| 0      | 1      | 1     | 1      | 0      | 0      | SP6                   |
| 0      | 1      | 1     | 1      | 0      | 1      | SP7                   |
| 0      | 1      | 1     | 1      | 1      | 0      | SP8                   |
| 0      | 1      | 1     | 1      | 1      | 1      | SP9                   |
| 1      | 0      | 0     | 0      | 0      | 0      | SP10                  |
| 1      | 0      | 0     | 0      | 0      | 1      | SP11                  |

Table 47. AMUX channel select (continued)

| asel 5 | asel 4 | asel3 | asel 2 | asel 1 | asel 0 | Analog Channel Select |
|--------|--------|-------|--------|--------|--------|-----------------------|
| 1      | 0      | 0     | 0      | 1      | 0      | Temp Diode            |
| 1      | 0      | 0     | 0      | 1      | 1      | Battery Sense         |

## 7.9.29 Read Switch Status Registers

The CD1030 uses two status registers to provide the status of all 33 input channels. The Read Switch Status SP Register is used to determine the state of each one of the SP inputs and is read only. All of the SP inputs are returned after the next command is sent. A Logic [1] means the switch is closed while a Logic [0] is an open switch.

The Read Switch Status SG Register is used to determine the state of each one of the SG inputs and is read only. All of the SG inputs are returned after the next command is sent. A Logic [1] means the switch is closed while a Logic [0] is an open switch.

Both status registers include two more bits, the Fault Status bit and INTflg bit. The Fault Status bit is a combination of various Fault Status bits in the Fault Status Register. If any of these bits are set, the Fault Status bit is set. The INTflg bit is set when an interrupt occurs on this device. After POR both the Fault Status bit and the INTflg bit are set high to indicate an interrupt due to a POR occurred. The CD1030 returns the Read Switch Status SG Register on the first valid SPI transaction and the INTflg bit is cleared, the Fault Status bit remains high until the Fault status register is read and thus the POR fault bit and all other fault flags are cleared. User must ensure the Read Switch Status SP Register command is sent in the first SPI transaction after POR in order to get the remaining SP switch status information in the second SPI transaction.

Table 48. Read Switch Status SP Register

| Register Address | R    |                 |        |                                | SPI Data E | Bits [23 - 0] |        |        |        |
|------------------|------|-----------------|--------|--------------------------------|------------|---------------|--------|--------|--------|
| [31-25]          | [24] | bit 23          | bit 22 | bit 21                         | bit 20     | bit 19        | bit 18 | bit 17 | bit 16 |
| 0011_110         | 0    | FAULT<br>STATUS | INTflg | Unused                         |            |               |        |        |        |
|                  |      | Х               | Х      | 0                              | 0          | 0             | 0      | 0      | 0      |
|                  |      | bit 15          | bit 14 | bit 13                         | bit 12     | bit 11        | bit 10 | bit 9  | bit 8  |
|                  |      |                 | Unu    | ised                           |            | SP11          | SP10   | SP9    | SP8    |
| Default After PC | R    | 0               | 0      | 0                              | 0          | Х             | Х      | Х      | Х      |
|                  |      | bit 7           | bit 6  | bit 5                          | bit 4      | bit 3         | bit 2  | bit 1  | bit 0  |
|                  |      | SP7             | SP6    | SP5                            | SP4        | SP3           | SP2    | SP1    | SP0    |
|                  |      | Х               | Х      | Х                              | Х          | Х             | Х      | Х      | Х      |
| MISO Return Wo   | ord  | bit 23          | bit 22 | bits [21-12] bits [11-0]       |            |               |        |        |        |
| 0011_1100        |      | FAULT<br>STATUS | INTflg | Unused SP11- SP0 Switch Status |            |               |        |        |        |

Table 49. Read Switch Status SG Register

| Register Address | R    |                 | SPI Data Bits [23 - 0] |          |                          |        |        |        |        |
|------------------|------|-----------------|------------------------|----------|--------------------------|--------|--------|--------|--------|
| [31-25]          | [24] | bit 23          | bit 22                 | bit 21   | bit 20                   | bit 19 | bit 18 | bit 17 | bit 16 |
| 0011_111         | 0    | FAULT<br>STATUS | INTflg                 | Unused   | SG20                     | SG19   | SG18   | SG17   | SG16   |
|                  | •    | 1               | 1                      | 0        | Х                        | Х      | Х      | Х      | Х      |
|                  |      | bit 15          | bit 14                 | bit 13   | bit 12                   | bit 11 | bit 10 | bit 9  | bit 8  |
|                  |      | SG15            | SG14                   | SG13     | SG12                     | SG11   | SG10   | SG9    | SG8    |
| Default After PO | R    | Х               | Х                      | Х        | Х                        | Х      | Х      | Х      | Х      |
|                  |      | bit 7           | bit 6                  | bit 5    | bit 4                    | bit 3  | bit 2  | bit 1  | bit 0  |
|                  |      | SG7             | SG6                    | SG5      | SG4                      | SG3    | SG2    | SG1    | SG0    |
|                  |      | Х               | Х                      | Х        | Х                        | Х      | Х      | Х      | Х      |
| MISO Return Wo   | ord  | bit 23          | bit 22                 | bit [21] | bits [20-0]              |        |        |        |        |
| 0011_1110        |      | FAULT<br>STATUS | INTflg                 | Unused   | SG20 - SG0 Switch Status |        |        |        |        |

## 7.9.30 Fault Status Register

To read the fault status bits the user should first sent a message to the IC with the fault status register address followed by any given second command. The MISO response from the second command contains the fault flags information.

Table 50. Fault Status Register

| Register Address | R    |                 |        |                 | SPI Data I | Bits [23 - 0] |                |            |        |
|------------------|------|-----------------|--------|-----------------|------------|---------------|----------------|------------|--------|
| [31-25]          | [24] | bit 23          | bit 22 | bit 21          | bit 20     | bit 19        | bit 18         | bit 17     | bit 16 |
| 0100_001         | 0    | Unused          | INTflg |                 |            | Unu           | ised           |            |        |
|                  |      | 0               | Х      | 0               | 0          | 0             | 0              | 0          | 0      |
|                  |      | bit 15          | bit 14 | bit 13          | bit 12     | bit 11        | bit 10         | bit 9      | bit 8  |
|                  |      |                 |        | Unused          |            |               | SPI error      | Hash Fault | Unused |
| Default After PO | R    | 0               | 0      | 0               | 0          | 0             | Х              | Х          | 0      |
|                  |      | bit 7           | bit 6  | bit 5           | bit 4      | bit 3         | bit 2          | bit 1      | bit 0  |
|                  |      | UV              | OV     | TempFlag        | ОТ         | INT_B Wake    | WAKE_B<br>Wake | SPI Wake   | POR    |
|                  |      | Х               | Х      | Х               | Х          | Х             | Х              | Х          | Х      |
| MISO Return Wo   | ord  | bit 23          | bit 22 | bits [21-0]     |            |               |                |            |        |
| 0100_0010        |      | FAULT<br>STATUS | INTflg | FAULT/FLAG BITS |            |               |                |            |        |

Table 51. MISO Response for Fault Status Command

| Bit   | Functions   | Default Value | Description                                                                                                                                                                                                                       |
|-------|-------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 23    | Unused      | 0             | Unused                                                                                                                                                                                                                            |
| 22    | INTflg      | Х             | Reports an Interrupt has occurred, user should read the status register to determine cause.  • Set: Various (SGx change of state, SPx change of state, Extended status bits).  • Reset: Clear of fault or read of Status register |
| 21-11 | Unused      | 0             | Unused                                                                                                                                                                                                                            |
| 10    | SPI error   | Х             | Any SPI error generates a bit (Wrong address, incorrect modulo).  • Set: SPI message error.  • Reset: Read fault status register and no SPI errors.                                                                               |
| 9     | Hash Fault  | Х             | SPI register and hash mismatch.  • Set: Mismatch between SPI registers and hash.  • Reset: No mismatch and SPI flag read.                                                                                                         |
| 8     | Unused      | 0             | Unused                                                                                                                                                                                                                            |
| 7     | UV          | Х             | Reports a low V <sub>BATP</sub> voltage was in undervoltage range  • Set: Voltage drops below UV level.  • Reset: VBATP rises above UV level and flag read (SPI)                                                                  |
| 6     | OV          | Х             | Report the voltage on VBATP was higher than the OV threshold  • Set: Voltage at VBATP rises above overvoltage threshold.  • Reset: Overvoltage condition is over and flag read (SPI)                                              |
| 5     | Temp Flag   | Х             | Temperature warning to note elevated IC temperature  • Set: t <sub>LIM</sub> warning threshold is passed.  • Reset: Temperature drops below thermal warning threshold + hysteresis and flag read (SPI)                            |
| 4     | ОТ          | Х             | T <sub>LIM</sub> event occurred on the IC  • Set: T <sub>LIM</sub> warning threshold is passed.  • Reset: Temperature drops below thermal warning threshold + hysteresis and flag read (SPI)                                      |
| 3     | INT_B Wake  | Х             | Part awakens via an external INT_B falling edge  • Set: INT_B Wakes the part from LPM (external falling edge)  • Reset: flag read (SPI).                                                                                          |
| 2     | WAKE_B Wake | Х             | Part awakens via an external WAKE_B falling edge  • Set: External WAKE_B falling edge seen  • Reset: flag read (SPI).                                                                                                             |
| 1     | SPI Wake    | Х             | Part awaken via a SPI message  • Set: SPI message wakes the IC from LPM  • Reset: flag read (SPI).                                                                                                                                |
| 0     | POR         | Х             | Reports a POR event occurred.  • Set: Voltage at VBATP pin dropped below VBATP(POR) voltage  • Reset: flag read (SPI)                                                                                                             |

## 7.9.31 Interrupt Request

The MCU may request an Interrupt pulse duration of 100  $\mu$ s by sending the Interrupt request command. After an Interrupt request command, the CD1030 returns the Interrupt request command word, as well as the Fault status and INTflg bits set, if a fault/interrupt event occurred. Sending an interrupt request command does not set the INTflg bit itself.

**Table 52. Interrupt Request Command** 

| Register Address | W             |                 | SPI Data Bits [23 - 0] |              |  |  |  |  |
|------------------|---------------|-----------------|------------------------|--------------|--|--|--|--|
| [31-25]          | [24]          |                 | bits [23 - 16]         |              |  |  |  |  |
| 0100_011         | 1             |                 | 0000_0000              |              |  |  |  |  |
|                  | bits [15 - 8] |                 |                        |              |  |  |  |  |
|                  |               | 0000_0000       |                        |              |  |  |  |  |
|                  |               |                 |                        | bits [7 - 0] |  |  |  |  |
|                  |               | 0000_0000       |                        |              |  |  |  |  |
| MISO Return Word |               | bit 23          | bit 22                 | bits [21-0]  |  |  |  |  |
| 0100_0111        |               | FAULT<br>STATUS | INTflg                 | 0x000000     |  |  |  |  |

### 7.9.32 Reset Register

Writing to this register causes all of the SPI registers to reset. The CD1030 behaves in the same way as if a POR has occurred. Both the Fault Status bit and the INTflg bit are set high to indicate an interrupt due to a POR occurred. The CD1030 returns the Read Switch Status SG Register on the first valid SPI transaction and the INTflg bit is cleared, the Fault Status bit remains high until the Fault status register is read and thus the POR fault bit and all other fault flags are cleared. User must ensure the Read Switch Status SP Register command is sent in the first SPI transaction after POR, to get the remaining SP switch status information in the second SPI transaction.

Table 53. Reset Command

| Register Address                     | W    |                 | SPI Data Bits [23 - 0] |        |                          |  |  |
|--------------------------------------|------|-----------------|------------------------|--------|--------------------------|--|--|
| [31-25]                              | [24] |                 | bits [23 - 16]         |        |                          |  |  |
| 0100_100                             | 1    |                 | 0000_0000              |        |                          |  |  |
|                                      |      |                 |                        |        | bits [15 - 8]            |  |  |
|                                      |      | 0000_0000       |                        |        |                          |  |  |
|                                      |      |                 |                        |        | bits [7 - 0]             |  |  |
|                                      |      | 0000_0000       |                        |        |                          |  |  |
| MISO Return Word bit 23 bit 2 bit 21 |      | bit 21          | bits [20-0]            |        |                          |  |  |
| 0011_1110                            |      | FAULT<br>STATUS | INTflg                 | Unused | SG20 - SG0 Switch Status |  |  |

# **8** Typical Applications

# 8.1 Application Diagram



Figure 26. Typical Application Diagram

## 8.2 Bill of Materials

Table 54. Bill of Materials

| Item | Quantity | Reference                                                                                                                                                            | Value      | Description                                   |
|------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------------------------------------------|
| 1    | 35       | C1, C2, C3, C4, C5, C6, C7, C8, C9, C10, C11, C12, C13, C14, C15, C16, C17, C18, C19, C20, C21, C24, C26, C27, C28, C29, C30, C31, C32, C33, C34, C35, C36, C37, C38 | 0.1 μF     | CAP CER 0.1 μF 100 V X7R 10% 0603             |
| 2    | 1        | C22                                                                                                                                                                  | 100 μF     | CAP ALEL 100 μF 50 V 20% SMD                  |
| 3    | 2        | C23, C25                                                                                                                                                             | 1.0 nF     | CAP CER 1000 PF 100 V 10% X7R 0603            |
| 4    | 1        | D1                                                                                                                                                                   | ES3AB-13-F | DIODE RECT 3.0 A 50 V AEC-Q101 SMB            |
| 5    | 33       | R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, R13, R14, R15, R16, R17, R18, R19, R20, R21, R24, R25, R26, R27, R28, R29, R30, R31, R32, R33, R34, R35           | 100        | RES MF 100 $\Omega$ 1/10 W 1% 0805            |
| 6    | 1        | R22                                                                                                                                                                  | 1.0 k      | RES MF 1.0 kΩ 1/10 W 5% 0805                  |
| 7    | 2        | R36, R23                                                                                                                                                             | 10 k       | RES MF 10 kΩ 1/10 W 5% 0805                   |
| 8    | 1        | U1                                                                                                                                                                   | CD1030     | IC MULTIPLE DETECTION SWITCH INTERFACE LQFP48 |

## 8.3 Abnormal Operation

The CD1030 could be subject to various conditions considered abnormal as defined within this section.

### 8.3.1 Reverse Battery

This device with applicable external components is not damaged by exposure to reverse battery conditions of -14 V. This test is performed for a period of one minute at 25 °C. In addition, this negative voltage condition does not force any of the logic level I/O pins to a negative voltage less than -0.6 V at 10 mA or to a positive voltage greater the 5.0 V. This insures protection of the digital device interfacing with this device.

#### 8.3.2 Ground Offset

The applicable driver outputs and/or current sense inputs are capable of operation with a ground offset of  $\pm 1.0$  V. The device is not damaged by exposure to this condition and maintains specified functionality.

#### 8.3.3 Shorts To Ground

All I/Os of the device that are available at the module connector are protected against shorts to ground with maximum ground offset considered (i.e. -1.0 V referenced to device ground or other application specific value). The device is not damaged by this condition.

### 8.3.4 Shorts To Battery

All I/Os of the device available at the module connector are protected against a short to battery (voltage value is application dependent, although there may be cases where short to jump start or load dump voltage values are required). The device is not damaged by this condition.

#### 8.3.5 Unpowered Shorts To Battery

All I/Os of the device available at the module connector are protected against unpowered (battery to the module is open) shorts to battery per application specifics. The device is not damaged by this condition, and does not enable any outputs nor backfeed onto the power rails (i.e, VBATP, VDDQ) or the digital I/O pins.

#### 8.3.6 Loss of Module Ground

The definition of a loss of ground condition at the device level is all pins of the IC detects very low-impedance to battery. The nomenclature is suited to a test environment. In the application, a loss of ground condition results in all I/O pins floating to battery voltage, while all externally referenced I/O pins are at worst case pulled to ground. All applicable driver outputs and current sense inputs are protected against excessive leakage current due to loads referenced to an external ground (i.e, high-side drivers).

## 8.3.7 Loss of Module Battery

The loss of battery condition at the parts level is the power input pins of the IC see infinite impedance to the battery supply voltage (depending upon the application), but there is some undefined impedance looking from these pins to ground. All applicable driver outputs and current sense inputs are protected against excessive leakage current due to loads referenced to an external battery connection (i.e., low-side drivers).

# 9 Packaging

## 9.1 Package Mechanical Dimensions

Package dimensions are provided in package drawings. To find the most current package outline drawing, go to <a href="https://www.nxp.com">www.nxp.com</a> and perform a keyword search for the drawing's document number.

**Table 55. Packaging Information** 

| Package        | Suffix | Package Outline Drawing Number |
|----------------|--------|--------------------------------|
| 48-Pin LQFP-EP | AE     | 98ASA00173D                    |



| © NXP SEMICONDUCTORS N.V. ALL RIGHTS RESERVED.  MECHANICAL |         | L OUTLINE    | PRINT VERSION NO | OT TO SCALE |
|------------------------------------------------------------|---------|--------------|------------------|-------------|
| TITLE:                                                     |         | DOCUMENT NO  | ): 98ASA00173D   | REV: A      |
| 48 LEAD LQFP, 7X7X1.                                       |         | CASE NUMBER  | R: 2003–02       | 30 JUN 2011 |
| 0.5 PITCH, 4.5X4.5 EXPC                                    | SED PAD | STANDARD: JE | DEC MS-026 BBC   |             |





| © NXP SEMICONDUCTORS N.V. ALL RIGHTS RESERVED. | MECHANICA   | L OUTLINE    | PRINT VERSION NO | OT TO SCALE |
|------------------------------------------------|-------------|--------------|------------------|-------------|
| TITLE:                                         |             | DOCUMENT NO  | ): 98ASA00173D   | REV: A      |
| 48 LEAD LQFP, 7X7X1.                           | CASE NUMBER | R: 2003–02   | 30 JUN 2011      |             |
| 0.5 PITCH, 4.5X4.5 EXPC                        | JSED PAD    | STANDARD: JE | DEC MS-026 BBC   |             |



#### NOTES:

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 3. DATUMS A, B AND D TO BE DETERMINED AT DATUM PLANE H.
- A DIMENSION TO BE DETERMINED AT SEATING PLANE C.
- THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE UPPER LIMIT BY MORE THAN 0.08MM AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD SHALL NOT BE LESS THAN 0.07MM.
- (A) THIS DIMENSION DOES NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25MM PER SIDE. THIS DIMENSION IS MAXIMUM PLASTIC BODY SIZE DIMENSION INCLUDING MOLD MISMATCH.
- A EXACT SHAPE OF EACH CORNER IS OPTIONAL.
- $\underline{\ensuremath{\&}\xspace}$  These dimensions apply to the flat section of the lead between 0.1mm and 0.25mm from the lead tip.
- A HATCHED AREA TO BE KEEP OUT ZONE FOR PCB ROUTING.

| © NXP SEMICONDUCTORS N.V. ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE    | PRINT VERSION NO | OT TO SCALE |
|------------------------------------------------|-----------|--------------|------------------|-------------|
| TITLE:                                         |           | DOCUMENT NO  | ): 98ASA00173D   | REV: A      |
| 48 LEAD LQFP, 7X7X1.                           | *         | CASE NUMBER  | R: 2003–02       | 30 JUN 2011 |
| 0.5 PITCH, 4.5X4.5 EXPC                        | SED PAD   | STANDARD: JE | DEC MS-026 BBC   |             |

# 10 Reference Section

#### Table 56. CD1030 Reference Documents

| Reference    | Description                                                        |
|--------------|--------------------------------------------------------------------|
| CDF-AEC-Q100 | Stress Test Qualification For Automotive Grade Integrated Circuits |
| Q-1000       | Qualification Specification for Integrated Circuits                |
| SQ-1001      | Specification Conformance                                          |

# 11 Revision History

| REVISION | DATE   | DESCRIPTION OF CHANGES                                                                                                         |
|----------|--------|--------------------------------------------------------------------------------------------------------------------------------|
| 1.0      | 1/2015 | Initial Release                                                                                                                |
|          |        | Deleted statement: Short to ground is detectable by internal diagnostics                                                       |
|          |        | Deleted statement: Short to battery is detectable by internal diagnostics                                                      |
|          |        | <ul> <li>Changed test conditions on I<sub>POLLING,IQ</sub> to make sure the worst case is being considered (3.0 ms)</li> </ul> |
| 2.0      | 7/0045 | Added Note 12 and Note 13 to clarify LPM current specification                                                                 |
| 2.0      | 7/2015 | <ul> <li>VDDQ bulk capacitor marked a 10 μF typical value if required by the application</li> </ul>                            |
|          |        | • Updated I <sub>BATP(ON)</sub> to Typ = 12 mA, Max = 16 mA                                                                    |
|          |        | Clarified WAKE_B operation                                                                                                     |
|          |        | Updated VBATP HBM specification to 4.0 KV                                                                                      |
|          |        | Relaxed AMUX offset specification to ±15 mV                                                                                    |
|          |        | Updated Figure 16 to clarify LPM operation                                                                                     |
| 3.0      | 1/2016 | Clarified 20% tolerance for SB wetting current in LV condition                                                                 |
|          |        | Corrected MISO operation description, the CD1030 also shift data out on the Falling edge of SCLK                               |
|          |        | Deleted PC34CD1030AE from the Orderable Part Variations table                                                                  |



How to Reach Us:

Home Page: nxp.com

Web Support:

http://www.nxp.com/support

Information in this document is provided solely to enable system and software implementers to use NXP products.

There are no expressed or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to anyproducts herein.

NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation, consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by the customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address:

http://www.nxp.com/terms-of-use.html.

NXP, the NXP logo, and SMARTMOS are trademarks of NXP B.V. All other product or service names are the property of their respective owners. All rights reserved.

© 2016 NXP B.V.

Document Number: CD1030

Rev. 3.0 1/2016



# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

NXP:

MC33CD1030AE